Mobile Yonah uFCPGA with Intel
Calistoga_PM+ICH7-M core logic
33
44
A
B
2005-11-24
REV:0.5
Security Classification
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2005/03/102006/03/10
Compal Secret Data
Deciphered Date
D
Title
SizeDocument NumberRev
Custom
Date:Sheetof
Compal Electronics, Inc.
Cover Sheet
LA-2821P
E
152Friday, November 25, 2005
0.5
A
Compal confidential
File Name : LA-2821P
B
C
D
E
AngelFire 3.0
11
Accelerometer
LIS3LV02DQ
page 27
Fan Control
page 4
Mobile Yonah
uFCPGA-478 CPU
Thermal Sensor
ADM1032AR
page 4page 4,5,6
Clock Generator
ICS954306
page 15
Accelerometer
LIS3LV02DQ
page 27
FSB
H_A#(3..31)
MXM III connector
page 18
PCI-E x 16
Intel Calistoga MCH
CRT / TV-OUT
page 16
22
LCD CONN
page 17
PCI-E BUS
PCI BUS
10/100/1000 LAN
LED
33
page 32
RTC CKT.
page 20
BCM5753M
page 25,26
RJ45/11 CONN
page 26
Mini-Card
page 27
1394 port
CardBus Controller
TI PCI7612
Slot 0/Smart Card
page 23
page 23,24
6in1 Slot
page 24
Power OK CKT.
page 37
Power On/Off CKT.
page 34
44
DC/DC Interface CKT.
page 36
Security Module
Touch Pad CONN.
TrackPoint CONN.
SMSC KBC 1021
page 34
Power Circuit DC/DC
Page 38,39,40,41,42,43,44,45,46,47
A
B
533/667MHz
H_D#(0..63)
DDR2 -400/533/667
DDR2-SO-DIMM X2
BANK 0, 1, 2, 3
Dual Channel
945PM
PCBGA 1466
page 7,8,9,10,11,12
USB conn x2
(Docking)
USB2.0 HUB /
FP Conn
USB2.0
DMI
USB conn x2
BT Conn
page 30
USB conn x2
(Sub Board)
Audio CKTAMP & Audio Jack
AD1981HD
SATA HDD Connector
PATA ODD Connector
Intel ICH7-M
mBGA-652
page 19,20,21,22
SPI ROM
page 23
SST25LF080A
AC-LINK/Azalia
SPI
page 23
SATA Master
PATA Slave
LPC BUS
SMSC Super I/O
page 33
LPC47N217
Int.KBD
page 34page 34
Security Classification
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
COM1LPT
( Docking )( Docking )
page 35page 35
2005/03/102006/03/10
Compal Secret Data
page 31page 32
Deciphered Date
Flash ROM
SST49LF008A
D
page 13,14
page 35
FingerPrinter AES2501
page 30
page 30
page 29
page 28page 29
page 20
page 20
page 32
Title
SizeDocument NumberRev
Date:Sheetof
USBx1
New Card USBx1
MAX9710ETP
Docking CONN.
*RJ-45(LED*2)
*RJ-11(Pass Through)
*CRT
*COMPOSITE Video Out
*TVOUT
*DVI
*LINE IN
*LINE OUT
*PCI-E x2
*Serial Port
*Parallel Port
*PS/2 x2
*USB x2
*DC JACK
MDC1.5
page 34
page 24
Compal Electronics, Inc.
Block Diagram
LA-2821P
E
page 30
page 34
0.5
252Friday, November 25, 2005
5
4
3
2
1
Voltage Rails
Power Plane
VIN
DD
CC
B+
+CPU_CORE
+VCCP
+0.9VS
+1.5VS
+1.8V
+2.5VS
+3VALW
+5VALW
+5VS
+RTC_VCC
Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF.
Description
Adapter power supply (18.5V)
AC or battery power rail for power circuit
Core voltage for CPU
1.05V power rail for Processor I/O and MCH/ICH core power
0.9V switched power rail for DDRII Vtt
1.5V switched power rail for PCI-E interface
1.8V power rail for DDRII
3.3V always on power rail+2.5VALWONONON*
3.3V always on power rail
3.3V switched power rail+3VS
5V always on power rail
5V switched power rail
RTC powerONON
S3
S0-S1
N/A
N/A
N/A
ONOFF
ON
OFF
ON
OFF
ON
OFF
ON
ON
ON+1.8VSOFFOFF1.8V switched power rail
ONOFF
ON
ON
ONOFFOFF
ON
ON
ON
OFF
ON
S5
N/A
N/AN/A
OFF
OFF
OFF
OFF
OFF
OFF2.5V switched power rail for MCH video PLL
ON*
ON*
OFF
Internal PCI Devices
DEVICE
LAN
AzaliaD27
USB1.1/2.0
PCI to PCI (DMI to PCI)
AC97 MODEM
AC97 Audio
PATA/SATA
LPC I/F
SMBUS
CPU I/F
@ : means just reserve , no build
SPI@ : means just build when SPI I/F BIOS function reserve.
*
FWH@ : means just build when FWH I/F BIOS function reserve.
*
NOXDP@ : means just build when XDP function disable.
*
XDP@ : means just build when XDP function enable. When this time, docking PCI express will not work.
TPM1.2@ : means just build when TPM1.2 function enable.
*
TPM@ : means just build when TPM function enable.
*
SC@ : means just build when SmartCard function enable.
*
SATA@ : means just build when SATA I/F HDD enable.
*
NOSATA@ : means just build when SATA I/F HDD disable.
NC@ : means just build when New Card function enable.
*
NONC@ : means just build when New Card function disable.
MDC1.5@ : means just build when MDC1.5 function enable.
*
7612@ : means just build when TI PCI7612 chip selected.
*
7611@ : means just build when TI PCI7611MLS chip selected.
250@ : means just build when SMsC LPC47N250 chip selected.
1021@ : means just build when SMsC KBC1021 chip selected.
*
1981HD@ : means just build when AD1981HD chip selected.
*
45@ : means need be mounted when 45 level assy or rework stage.
ACCEL@ : means just build when Accelerometer chip LIS3LV02DQ selected.
*
NODP@ : means just build when No DP design Clock Gen. selected.
*
DP@ : means just build when DP design Clock Gen. selected.
LPNO@ : means just build when No LP design ICS Clock Gen. selected.
LP@ : means just build when LP design ICS Clock Gen. selected.
*
DB@ : means just build when Mini-PCI E Debug Card function enable.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2005/03/102006/03/10
Compal Secret Data
Deciphered Date
Title
SizeDocument NumberRev
2
Date:Sheetof
Compal Electronics, Inc.
Yonah CPU in mFCPGA479
LA-2821P
552Friday, November 25, 2005
1
0.5
5
4
3
2
1
DD
Place these capacitors on L8
(North side,Secondary Layer)
Place these capacitors on L8
(North side,Secondary Layer)
Place these capacitors on L8
(Sorth side,Secondary Layer)
CC
Place these capacitors on L8
(Sorth side,Secondary Layer)
South Side Secondary
BB
330U_D2E_2.5VM_R9@
+VCC_CORE
+VCC_CORE
+VCC_CORE
+VCC_CORE
+VCC_CORE
1
C408
2
1
C412
10U_0805_6.3V6M
2
1
C411
10U_0805_6.3V6M
2
1
C441
10U_0805_6.3V6M
2
1
C442
10U_0805_6.3V6M
2
+
C409
330U_D2E_2.5VM_R9@
330U_D2E_2.5VM_R7
1
+
C67
2
1
C413
10U_0805_6.3V6M
2
1
C481
10U_0805_6.3V6M
2
1
C423
10U_0805_6.3V6M
2
1
C435
10U_0805_6.3V6M
2
1
+
C66
2
330U_D2E_2.5VM_R7
1
+
2
1
C414
10U_0805_6.3V6M
2
1
C480
10U_0805_6.3V6M
2
1
C432
10U_0805_6.3V6M
2
1
C436
10U_0805_6.3V6M
2
330U_D2E_2.5VM_R7
1
+
C125
C117
2
330U_D2E_2.5VM_R7
1
2
1
2
1
2
1
2
1
+
2
C415
10U_0805_6.3V6M
C486
10U_0805_6.3V6M
C422
10U_0805_6.3V6M
C443
10U_0805_6.3V6M
820U_E9_2_5V_M_R7@
1
+
C119
2
1
C416
10U_0805_6.3V6M
2
1
C418
10U_0805_6.3V6M
2
1
C446
10U_0805_6.3V6M
2
1
C444
10U_0805_6.3V6M
2
North Side Secondary
1
+
C120
820U_E9_2_5V_M_R7@
2
1
C417
10U_0805_6.3V6M
2
1
C482
10U_0805_6.3V6M
2
1
C424
10U_0805_6.3V6M
2
1
C427
10U_0805_6.3V6M
2
1
2
1
2
1
2
1
2
ESR <= 1.5m ohm
Capacitor > 1980uF
C425
10U_0805_6.3V6M
C483
10U_0805_6.3V6M
C445
10U_0805_6.3V6M
C426
10U_0805_6.3V6M
1
C479
10U_0805_6.3V6M
2
1
C484
10U_0805_6.3V6M
2
1
C485
10U_0805_6.3V6M
2
1
C431
10U_0805_6.3V6M
2
Mid Frequence Decoupling
+VCCP
1
1
220U_D2_2VK_R9
AA
2
+
C434
C437
0.1U_0402_10V6K
2
1
C429
0.1U_0402_10V6K
2
1
C421
0.1U_0402_10V6K
2
1
C438
0.1U_0402_10V6K
2
1
C428
0.1U_0402_10V6K
2
1
C433
0.1U_0402_10V6K
2
Security Classification
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
Place these inside
socket cavity on L8
(North side
Secondary)
Layout Note:
V_DDR_MCH_REF
trace width and
spacing is 20/20.
V_DDR_MCH_REF
1
C385
2
0.1U_0402_16V4Z
Stuff R1202 & R1203 for A1 Calistoga
Security Classification
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2005/03/102006/03/10
Compal Secret Data
Deciphered Date
2
Title
SizeDocument NumberRev
Date:Sheetof
Compal Electronics, Inc.
Calistoga (6/6)
LA-2821P
1252Friday, November 25, 2005
1
0.5
5
DDR_A_DQS#[0..7]8
DDR_A_D[0..63]8
DDR_A_DM[0..7]8
DDR_A_DQS[0..7]8
DDR_A_MA[0..13]8
DD
Layout Note:
Place near JP34
+1.8V
2.2U_0805_16V4Z
2.2U_0805_16V4Z
1
2
CC
Layout Note:
Place one cap close to every 2 pullup
resistors terminated to +0.9V
+0.9V
0.1U_0402_16V4Z
1
2
C83
BB
AA
DDR_A_MA5
DDR_A_MA8
DDR_A_MA1
DDR_A_MA3
DDR_A_RAS#
DDR_CS0_DIMMA#
DDR_A_BS#0
DDR_A_MA10
DDR_A_CAS#
DDR_A_WE#
DDR_CS1_DIMMA#
M_ODT1
2.2U_0805_16V4Z
2.2U_0805_16V4Z
C467
0.1U_0402_16V4Z
1
2
5
1
2
C79
RP11
RP7
RP15
RP10
RP9
RP8
C461
0.1U_0402_16V4Z
14
23
14
23
14
23
14
23
14
23
23
14
C463
1
2
0.1U_0402_16V4Z
1
2
C78
56_0404_4P2R_5%
56_0404_4P2R_5%
56_0404_4P2R_5%
56_0404_4P2R_5%
56_0404_4P2R_5%
56_0404_4P2R_5%
1
2
0.1U_0402_16V4Z
1
1
2
2
C80
+0.9V
0.1U_0402_16V4Z
2.2U_0805_16V4Z
C462
C464
1
1
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C84
C82
C81
RP1356_0404_4P2R_5%
DDR_A_BS#2
14
DDR_CKE0_DIMMA
23
RP1856_0404_4P2R_5%
DDR_A_MA7
14
DDR_A_MA6
23
RP1256_0404_4P2R_5%
DDR_A_MA9
14
DDR_A_MA12
23
RP1756_0404_4P2R_5%
DDR_A_MA4
14
DDR_A_MA2
23
RP1656_0404_4P2R_5%
DDR_A_MA0
14
DDR_A_BS#1
23
RP1456_0404_4P2R_5%
M_ODT0
14
DDR_A_MA13
23
RP1956_0404_4P2R_5%
DDR_CKE1_DIMMA
14
DDR_A_MA11
23
0.1U_0402_16V4Z
C105
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
C115
4
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C91
1
1
2
2
0.1U_0402_16V4Z
1
1
2
2
C110
Layout Note:
Place these resistor
closely JP34,all
trace length Max=1.5"
C95
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C113
C112
C114
C93
0.1U_0402_16V4Z
1
2
C111
Security Classification
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
DDR_CKE0_DIMMA7
DDR_CS1_DIMMA#7
Issued Date
3
+1.8V
JP9
1
VREF
3
DDR_A_D0
DDR_A_D4
DDR_A_DQS#0
DDR_A_DQS0
DDR_A_D2
DDR_A_D3
DDR_A_D8
DDR_A_D14
DDR_A_DQS#1
DDR_A_DQS1
DDR_A_D10
DDR_A_D11
DDR_A_D21
DDR_A_D17
DDR_A_DQS#2
DDR_A_DQS2
DDR_A_D22
DDR_A_D19DDR_A_D23
DDR_A_D25
DDR_A_D24
DDR_A_DM3
DDR_A_D27
DDR_A_D30
DDR_CKE0_DIMMA
DDR_A_BS#28
DDR_A_BS#08
DDR_A_WE#8
DDR_A_CAS#8
M_ODT17
ICH_SMBDATA4,14,15,18,21,25,27
ICH_SMBCLK4,14,15,18,21,25,27
DDR_A_BS#2
DDR_A_MA12
DDR_A_MA9DDR_A_MA7
DDR_A_MA8
DDR_A_MA5
DDR_A_MA3
DDR_A_MA1
DDR_A_MA10
DDR_A_BS#0
DDR_A_WE#
DDR_A_CAS#
DDR_CS1_DIMMA#
M_ODT1
DDR_A_D34
DDR_A_D38
DDR_A_DQS#4
DDR_A_DQS4
DDR_A_D39
DDR_A_D35
DDR_A_D45
DDR_A_D41
DDR_A_DM5
DDR_A_D42
DDR_A_D43
DDR_A_D52
DDR_A_D53
DDR_A_DQS#6
DDR_A_DQS6
DDR_A_D55
DDR_A_D56
DDR_A_D61
DDR_A_DM7
DDR_A_D58
DDR_A_D59
ICH_SMBDATA
ICH_SMBCLK
+3VS
1
C96
0.1U_0402_16V4Z
2
VSS
5
DQ0
7
DQ1
9
VSS
11
DQS0#
13
DQS0
15
VSS
17
DQ2
19
DQ3
21
VSS
23
DQ8
25
DQ9
27
VSS
29
DQS1#
31
DQS1
33
VSS
35
DQ10
37
DQ11
39
VSS
41
VSS
43
DQ16
45
DQ17
47
VSS
49
DQS2#
51
DQS2
53
VSS
55
DQ18
57
DQ19
59
VSS
61
DQ24
63
DQ25
65
VSS
67
DM3
69
NC
71
VSS
73
DQ26
75
DQ27
77
VSS
79
CKE0
81
VDD
83
NC
85
BA2
87
VDD
89
A12
91
A9
93
A8
95
VDD
97
A5
99
A3
101
A1
103
VDD
105
A10/AP
107
BA0
109
WE#
111
VDD
113
CAS#
115
NC/S1#
117
VDD
119
NC/ODT1
121
VSS
123
DQ32
125
DQ33
127
VSS
129
DQS4#
131
DQS4
133
VSS
135
DQ34
137
DQ35
139
VSS
141
DQ40
143
DQ41
145
VSS
147
DM5
149
VSS
151
DQ42
153
DQ43
155
VSS
157
DQ48
159
DQ49
161
VSS
163
NC,TEST
165
VSS
167
DQS6#
169
DQS6
171
VSS
173
DQ50
175
DQ51
177
VSS
179
DQ56
181
DQ57
183
VSS
185
DM7
187
VSS
189
DQ58
191
DQ59
193
VSS
195
SDA
197
SCL
199
VDDSPD
FOX_ASOA426-M4R-TR
SO-DIMM A
REVERSE
DQ4
DQ5
DM0
DQ6
DQ7
DQ12
DQ13
DM1
CK0#
DQ14
DQ15
DQ20
DQ21
DM2
DQ22
DQ23
DQ28
DQ29
DQS3#
DQS3
DQ30
DQ31
NC/CKE1
VDD
NC/A15
NC/A14
VDD
VDD
VDD
RAS#
VDD
ODT0
NC/A13
VDD
DQ36
DQ37
DM4
DQ38
DQ39
DQ44
DQ45
DQS5#
DQS5
DQ46
DQ47
DQ52
DQ53
CK1#
DM6
DQ54
DQ55
DQ60
DQ61
DQS7#
DQS7
DQ62
DQ63
SAO
2
+1.8V
V_DDR_MCH_REF
2
VSS
VSS
VSS
VSS
VSS
VSS
CK0
VSS
VSS
VSS
VSS
NC
VSS
VSS
VSS
VSS
VSS
A11
A7
A6
A4
A2
A0
BA1
S0#
NC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
CK1
VSS
VSS
VSS
VSS
VSS
VSS
SA1
DDR_A_D7
4
DDR_A_D1
6
8
DDR_A_DM0
10
12
DDR_A_D5
14
DDR_A_D6
16
18
DDR_A_D12
20
DDR_A_D13
22
24
DDR_A_DM1
26
28
M_CLK_DDR0
30
M_CLK_DDR#0
32
34
DDR_A_D9
36
DDR_A_D15
38
40
42
DDR_A_D20
44
DDR_A_D16
46
48
DDR_THERM#
50
DDR_A_DM2
52
54
DDR_A_D18
56
58
60
DDR_A_D29
62
DDR_A_D28
64
66
DDR_A_DQS#3
68
DDR_A_DQS3
70
72
DDR_A_D26
74
DDR_A_D31
76
78
DDR_CKE1_DIMMA
80
82
84
86
88
DDR_A_MA11
90
92
DDR_A_MA6
94
96
DDR_A_MA4
98
DDR_A_MA2
100
DDR_A_MA0
102
104
DDR_A_BS#1
106
DDR_A_RAS#
108
DDR_CS0_DIMMA#
110
112
M_ODT0
114
DDR_A_MA13
116
118
120
122
DDR_A_D36
124
DDR_A_D33
126
128
DDR_A_DM4
130
132
DDR_A_D37
134
DDR_A_D32
136
138
DDR_A_D40
140
DDR_A_D44
142
144
DDR_A_DQS#5
146
DDR_A_DQS5
148
150
DDR_A_D47
152
DDR_A_D46
154
156
DDR_A_D48
158
DDR_A_D49
160
162
M_CLK_DDR1
164
M_CLK_DDR#1
166
168
DDR_A_DM6
170
172
DDR_A_D50DDR_A_D51
174
DDR_A_D54
176
178
DDR_A_D60
180
DDR_A_D57
182
184
DDR_A_DQS#7
186
DDR_A_DQS7
188
190
DDR_A_D62
192
DDR_A_D63
194
196
198
200
12
12
R40
R38
10K_0402_5%
10K_0402_5%
2.2U_0805_16V4Z
C97
1
2
M_CLK_DDR07
M_CLK_DDR#07
DDR_THERM#7,14
DDR_CKE1_DIMMA7
DDR_A_BS#18
DDR_A_RAS#8
DDR_CS0_DIMMA#7
M_ODT07
M_CLK_DDR17
M_CLK_DDR#17
1
0.1U_0402_16V4Z
1
2
V_DDR_MCH_REF7,14,44
C92
Top side
2005/03/102006/03/10
3
Compal Secret Data
Deciphered Date
2
Title
SizeDocument NumberRev
Date:Sheetof
Compal Electronics, Inc.
DDRII-SODIMM SLOT1
LA-2821P
1352Friday, November 25, 2005
1
0.5
5
DDR_B_DQS#[0..7]8
DDR_B_D[0..63]8
DDR_B_DM[0..7]8
DDR_B_DQS[0..7]8
DDR_B_MA[0..13]8
DD
CC
BB
AA
Layout Note:
Place near JP34
+1.8V
2.2U_0805_16V4Z
1
2
Layout Note:
Place one cap close to every 2 pullup
resistors terminated to +0.9V
+0.9V
0.1U_0402_16V4Z
1
2
C85
DDR_B_MA1
DDR_B_MA3
DDR_B_BS#0
DDR_B_MA10
DDR_B_MA0
DDR_B_BS#1
DDR_B_RAS#
DDR_CS2_DIMMB#
DDR_B_CAS#
DDR_B_WE#
DDR_CS3_DIMMB#M_ODT2
M_ODT3
2.2U_0805_16V4Z
2.2U_0805_16V4Z
2.2U_0805_16V4Z
C109
C108
1
1
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
2
2
C86
C87
RP34
14
23
RP35
56_0404_4P2R_5%
14
23
RP3
56_0404_4P2R_5%
14
23
RP2
56_0404_4P2R_5%
14
23
56_0404_4P2R_5%
RP36
14
23
RP37
56_0404_4P2R_5%
23
14
56_0404_4P2R_5%
5
C460
0.1U_0402_16V4Z
1
2
C88
+0.9V
2.2U_0805_16V4Z
C466
C107
1
1
2
2
0.1U_0402_16V4Z
1
1
2
2
C89
C90
RP3256_0404_4P2R_5%
14
23
RP656_0404_4P2R_5%
14
23
RP3356_0404_4P2R_5%
14
23
RP556_0404_4P2R_5%
14
23
RP456_0404_4P2R_5%
14
23
RP156_0404_4P2R_5%
14
23
RP31
14
23
56_0404_4P2R_5%
0.1U_0402_16V4Z
C94
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
C477
DDR_B_MA9
DDR_B_MA12
DDR_B_MA7
DDR_CKE3_DIMMB
DDR_B_MA5
DDR_B_MA8
DDR_B_MA6
DDR_B_MA11
DDR_B_MA4
DDR_B_MA2
DDR_B_MA13
DDR_B_BS#2
DDR_CKE2_DIMMB
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C455
1
2
0.1U_0402_16V4Z
1
1
2
2
C476
C475
5/16
5/16
0.1U_0402_16V4Z
C106
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
C474
Layout Note:
Place these resistor
closely JP10,all
trace length Max=1.5"
4
C454
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
C473
1
1
2
2
C471
C472
Security Classification
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
DDR_CKE2_DIMMB7
DDR_CS3_DIMMB#7
Issued Date
3
+1.8V
JP29
1
VREF
3
DDR_B_D0
DDR_B_D5
DDR_B_DQS#0
DDR_B_DQS0
DDR_B_D7
DDR_B_D3
DDR_B_D8
DDR_B_D9
DDR_B_DQS#1
DDR_B_DQS1
DDR_B_D10
DDR_B_D11
DDR_B_D20
DDR_B_DQS#2
DDR_B_DQS2
DDR_B_D22
DDR_B_D23
DDR_B_D24
DDR_B_D25
DDR_B_DM3
DDR_B_D30
DDR_B_D31
DDR_CKE2_DIMMB
DDR_B_BS#28
DDR_B_BS#08
DDR_B_WE#8
DDR_B_CAS#8
M_ODT37
ICH_SMBDATA4,13,15,18,21,25,27
ICH_SMBCLK4,13,15,18,21,25,27
3
DDR_B_BS#2
DDR_B_MA12
DDR_B_MA9
DDR_B_MA8
DDR_B_MA5
DDR_B_MA3
DDR_B_MA1
DDR_B_MA10
DDR_B_BS#0
DDR_B_WE#
DDR_B_CAS#
DDR_CS3_DIMMB#
M_ODT3
DDR_B_D37
DDR_B_D36
DDR_B_DQS#4
DDR_B_DQS4
DDR_B_D35
DDR_B_D34
DDR_B_D40
DDR_B_D41
DDR_B_DM5
DDR_B_D42
DDR_B_D47
DDR_B_D48
DDR_B_D53
DDR_B_DQS#6
DDR_B_DQS6
DDR_B_D51
DDR_B_D50
DDR_B_D60
DDR_B_D61
DDR_B_DM7
DDR_B_D58
DDR_B_D59
ICH_SMBDATA
ICH_SMBCLK
+3VS
1
C453
0.1U_0402_16V4Z
2005/03/102006/03/10
2
Compal Secret Data
VSS
5
DQ0
7
DQ1
9
VSS
11
DQS0#
13
DQS0
15
VSS
17
DQ2
19
DQ3
21
VSS
23
DQ8
25
DQ9
27
VSS
29
DQS1#
31
DQS1
33
VSS
35
DQ10
37
DQ11
39
VSS
41
VSS
43
DQ16
45
DQ17
47
VSS
49
DQS2#
51
DQS2
53
VSS
55
DQ18
57
DQ19
59
VSS
61
DQ24
63
DQ25
65
VSS
67
DM3
69
NC
71
VSS
73
DQ26
75
DQ27
77
VSS
79
CKE0
81
VDD
83
NC
85
BA2
87
VDD
89
A12
91
A9
93
A8
95
VDD
97
A5
99
A3
101
A1
103
VDD
105
A10/AP
107
BA0
109
WE#
111
VDD
113
CAS#
115
NC/S1#
117
VDD
119
NC/ODT1
121
VSS
123
DQ32
125
DQ33
127
VSS
129
DQS4#
131
DQS4
133
VSS
135
DQ34
137
DQ35
139
VSS
141
DQ40
143
DQ41
145
VSS
147
DM5
149
VSS
151
DQ42
153
DQ43
155
VSS
157
DQ48
159
DQ49
161
VSS
163
NC,TEST
165
VSS
167
DQS6#
169
DQS6
171
VSS
173
DQ50
175
DQ51
177
VSS
179
DQ56
181
DQ57
183
VSS
185
DM7
187
VSS
189
DQ58
191
DQ59
193
VSS
195
SDA
197
SCL
199
VDDSPD
FOX_ASOA426-M2RN-7F
SO-DIMM B
STANDARD
Bottom side
Deciphered Date
DM0
DQ12
DQ13
DM1
CK0#
DQ14
DQ15
DQ20
DQ21
DM2
DQ22
DQ23
DQ28
DQ29
DQS3#
DQS3
DQ30
DQ31
NC/CKE1
NC/A15
NC/A14
RAS#
ODT0
NC/A13
DQ36
DQ37
DM4
DQ38
DQ39
DQ44
DQ45
DQS5#
DQS5
DQ46
DQ47
DQ52
DQ53
CK1#
DM6
DQ54
DQ55
DQ60
DQ61
DQS7#
DQS7
DQ62
DQ63
VSS
DQ4
DQ5
VSS
VSS
DQ6
DQ7
VSS
VSS
VSS
CK0
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VDD
VDD
VDD
VDD
BA1
VDD
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
CK1
VSS
VSS
VSS
VSS
VSS
VSS
SA0
SA1
2
+1.8V
V_DDR_MCH_REF
2
DDR_B_D4
4
DDR_B_D1
6
8
DDR_B_DM0
10
12
DDR_B_D6
14
DDR_B_D2
16
18
DDR_B_D12
20
DDR_B_D13
22
24
DDR_B_DM1
26
28
M_CLK_DDR3
30
M_CLK_DDR#3
32
34
DDR_B_D14
36
DDR_B_D15
38
40
42
DDR_B_D16DDR_B_D21
44
DDR_B_D18
46
48
DDR_THERM#
50
NC
A11
A7
A6
A4
A2
A0
S0#
NC
2
DDR_B_DM2
52
54
DDR_B_D17
56
DDR_B_D19
58
60
DDR_B_D26
62
DDR_B_D28
64
66
DDR_B_DQS#3
68
DDR_B_DQS3
70
72
DDR_B_D29
74
DDR_B_D27
76
78
DDR_CKE3_DIMMB
80
82
84
86
88
DDR_B_MA11
90
DDR_B_MA7
92
DDR_B_MA6
94
96
DDR_B_MA4
98
DDR_B_MA2
100
DDR_B_MA0
102
104
DDR_B_BS#1
106
DDR_B_RAS#
108
DDR_CS2_DIMMB#
110
112
M_ODT2
114
DDR_B_MA13
116
118
120
122
DDR_B_D33
124
DDR_B_D32
126
128
DDR_B_DM4
130
132
DDR_B_D38
134
DDR_B_D39
136
138
DDR_B_D44
140
DDR_B_D45
142
144
DDR_B_DQS#5
146
DDR_B_DQS5
148
150
DDR_B_D43
152
DDR_B_D46
154
156
DDR_B_D49
158
DDR_B_D52
160
162
M_CLK_DDR2
164
M_CLK_DDR#2
166
168
DDR_B_DM6
170
172
DDR_B_D54
174
DDR_B_D55
176
178
DDR_B_D56
180
DDR_B_D57
182
184
DDR_B_DQS#7
186
DDR_B_DQS7
188
190
DDR_B_D62
192
DDR_B_D63
194
196
198
200
10K_0402_5%
12
2.2U_0805_16V4Z
0.1U_0402_16V4Z
1
C99
2
M_CLK_DDR37
M_CLK_DDR#37
DDR_THERM#7,13
DDR_CKE3_DIMMB7
DDR_B_BS#18
DDR_B_RAS#8
DDR_CS2_DIMMB#7
M_ODT27
M_CLK_DDR27
M_CLK_DDR#27
R33
12
10K_0402_5%
R34
Title
SizeDocument NumberRev
Date:Sheetof
+3VS
Compal Electronics, Inc.
DDRII-SODIMM SLOT2
LA-2821P
V_DDR_MCH_REF7,13,44
1
C103
2
1
1452Friday, November 25, 2005
1
0.5
5432
PCI
SRC
CPU
FSLC1FSLB
CLKSEL2
0
Table : ICS954306
DD
FSB Frequency Selet:
CPU Driven
(Default)
*
533MHz
667MHz
CC
CPU_BSEL05
CPU_BSEL15
BB
CPU_BSEL25
AA
FSLA
CLKSEL1
0
1
Stuff
No Stuff
Stuff
No Stuff
Stuff
No Stuff
CLKSEL0
MHz
133
166
CLK_Ra
CLK_Rd
CLK_Rd
CLK_Ra
CLK_Rd
CLK_Ra
MHz
1000
100
CLK_Rb
CLK_Re
CLK_Re
CLK_Rb
CLK_Rf
CLK_Rb
MHz
33.31
33.3
CLK_Rc
CLK_Rf
CLK_Rf
CLK_Rc
CLK_Rc
CLK_Re
+VCCP
R560
@
12
FSB
12
R537
10K_0402_5%@
R549
300_0402_5%
J14
+VCCP
+VCCP
+3VS
56_0402_5%
CLK_Rd
12
12
R576
1K_0402_5%
12
R561
1K_0402_5%
R566
1K_0402_5%
12
12
R564
1K_0402_5%
12
R539
@
0_0402_5%
CLK_Re
R490
1K_0402_5%
12
12
R491
1K_0402_5%
12
R493
@
0_0402_5%
CLK_Rf
12
12
21
R550
8.2K_0402_5%
FSACLK_48M_CB
12
R575
0_0402_5%
CLK_Ra
12
R565
0_0402_5%
CLK_Rb
R494
8.2K_0402_5%
CLKREF1
12
R492
0_0402_5%
CLK_Rc
CLK_ENABLE#
PAD-No SHORT 2x2m@
0.1U_0402_16V4ZDP@
MCH_CLKSEL07CLK_48M_CB24
MCH_CLKSEL17
MCH_CLKSEL27
NOXDP@ : means just build when XDP function disable.
XDP@ : means just build when XDP function enable.
When this time, docking PCI express will not work.
LCD(Low)/SRC(High)
clock select
+3VS+3VS
High:Pin18/19 = 100MHz
*
Low:Pin18/19 = 96MHzLow:Pin44/45 = CPUCLK2_ITP
+3VS
R5020_0805_5%
+3VS
R4530_0805_5%
+3VS
+VCCP
+CK_VDD_DP
R474
0_0402_5%DP@
1
C447
2
CLK_48M_ICH21
CLK_14M_ICH21
H_STP_CPU#21
H_STP_PCI#21
CLK_ENABLE#37,45
CLK_PCI_ICH19
CLK_14M_KBC33
CLK_14M_SIO31
CLK_PCI_EC33
CLK_PCI_TCG32
CLK_PCI_PCM23
ICH_SMBDATA4,13,14,18,21,25,27
ICH_SMBCLK4,13,14,18,21,25,27
CLK_PCI_SIO31
CLK_PCI_DB27
12
R535
10K_0402_5%
PCI_ICHPCI_MINI
12
R536
10K_0402_5%@
+CK_VDD_MAIN1
12
12
R506
12
0_0805_5%NODP@
R508
12
0_0805_5%DP@
0.1U_0402_16V4Z
CLKIREF
12
0.1U_0402_16V4Z
+3VS
R51812_0402_5%
R53112_0402_5%DB@
1
C452
10U_0805_10V4Z
2
+CK_VDD_MAIN2
1
C496
10U_0805_10V4Z
2
+CK_VDD_DP
1
C457
10U_0805_10V4Z
2
+CK_VDD_DP
1
C469
2
1
C448
2
CLK_48M_ICH
CLK_14M_ICH
H_STP_CPU#
H_STP_PCI#
CLK_ENABLE#
CLK_PCI_ICHPCI_ICH
CLK_14M_KBC
CLK_14M_SIO
ICH_SMBDATA
ICH_SMBCLK
R53812_0402_5%
R55112_0402_5%
33_0402_5%
12
R49612_0402_5%
R49812_0402_5%
12
12
33_0402_5%
Pin44/45 function select
12
R501
10K_0402_5%NOXDP@
12
R504
10K_0402_5%XDP@
High:Pin44/45 = CLKREQ
*
CK_VDD_48
CK_VDD_REF
R489
12
R4724.7K_0402_1%LPNO@
R534
R51310K_0402_5%
12
R53210K_0402_5%@
12
R52833_0402_5%
12
R51933_0402_5%
12
R53333_0402_5%
12
1
C451
.01U_0402_16V7K
2
1
C430
0.1U_0402_16V4Z
2
1
C470
0.1U_0402_16V4Z
2
+CK_VDD_MAIN1
12
FSA
12
FSB
CLKREF1
CLKIREF
12
CLKREF0
12
12
PCI_MINI
PCI_CLK3
PCI_EC
PCI_CLK5
PCI_PCM
PCI_CLK3
1
C449
.01U_0402_16V7K
2
1
C495
0.1U_0402_16V4Z
2
1
C465
0.1U_0402_16V4Z
2
U30
16
VDD
10
VDD48
5
VDDPCI
24
VDDSRC
33
VDDSATA
41
VDDSRC
50
VDDCPU
55
VDDREF
11
FSLA/USB_48MHz
15
FSLB/TEST_MODE
59
FSLC/TEST_SEL/REF1
46
IREF
61
CPU_STOP#
8
PCI/SRC_STOP#
9
Vtt_PwrGd#/PD
7
**SEL_LCDCLK#/PCICLK_F1
60
REF0/PCICLK1
62
*REQ_SEL/PCICLK2
1
*SEL_PCI1/PCICLK3
2
**SEL_SATA1/PCICLK4
3
**SEL_SATA2/PCICLK5
6
PCICLK6
54
SDATA
53
SCLK
13
DOTT_96MHz
14
DOTC_96MHz
4
GND
12
GND
17
GND
58
GND
47
GNDCPU
25
GNDSRC
40
GNDSRC
32
GNDSATA
ICS954306BGLFT_TSSOP64
Security Classification
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
L
D7
DAN217_SC59@
D6
DAN217_SC59@
1
2
2005/03/102006/03/10
1
2
3
3
M_LUMA_RM_LUMA
M_CRMA_R
M_COMP_R
Compal Secret Data
D8
DAN217_SC59@
1
2
3
SUYIN_33007SR-07T1-C
Deciphered Date
+3VS
JP10
1
2
3
4
5
6
7
Title
SizeDocument NumberRev
D
Date:Sheetof
Compal Electronics, Inc.
CRT & TVout Connector
LA-2821P
1652Friday, November 25, 2005
E
0.5
Loading...
+ 37 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.