THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
D
E
BLOCK DIAGRAM
Mobile Celeron
44
CRT
Connector
PAGE 16
VCH
Connector
33
PAGE 15
GM Bus Interface
TV-OUT
Connector
PAGE 16
Coppermine-T
(Trualatin)
(uFCBGA/uFCPGA)
PAGE 4,5,6
PSB
Almador-M
GMCH-M
830MG
625 BGA
PAGE 8,9,10,11
HUB
Interface
Thermal Sensor
MAX1617MEE
Memory Bus
PAGE 5
CK TITAN
ICS9250-38
PAGE12
SO-DIMM * 2
BANK 2,3,4,5
PAGE 13,14
CPU VID & All
reference vol t a g e
PAGE 7
HDD Connec tor
PAGE 20
22
CD-ROM Connec to r
PAGE 20
LPC
ICH3-M
421 BGA
PAGE 17,18,19
USB
PCI BUS
USB & BlueTooth
PAGE 27
Mini PCI
Socket
PAGE 28
CardBus
TI PCI1420
PAGE 23
Slot 0/1
PAGE 24
FAN on controller &
TEMP. sensing circuit
PAGE 34
DC/DC Interface
RTC Battery
PAGE 36
BATTERY
Super I/O
LPC47N227
PAGE 25
11
Parallel
PAGE 26
A
FDD
PAGE 20
B
Embedded
Controller
NS PC87591
Scan KB
PAGE 15
PAGE 32
BIOS & I/O
PORT
PAGE 33
C
AC'97
CODEC
CS4299
PAGE 30
Audio Jack
PAGE 31
Audio Amplifier
PAGE 31
D
Compal Electronics, inc.
Title
SCHEMATIC, M/B LA-1311
SizeDocument NumberRev
Custom
401204
!"# $#%
Date:Sheet
Charger
PAGE 38,39
POWER
Interface
PAGE 37,40,41,42,43
E
243, 26, 2001
1A
of
22
A
B
C
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
D
E
Voltage Rails
PIR
Power PlaneDescripti on
11
B+
+VCC_H_CORE
+VTT
VIN
Adapter power supply (19V)
AC or battery power rail for power circuit.
Core voltage for CPU
1.2V switched power rail for CPU AGTL Bus
+1.5V1.5V pow er railONONOFF
+1.5VS
Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF.
External PCI Devices
DeviceIDSEL#REQ# / G NT #Interrupts
S1S3S5
N/AN/AN/A
N/AN/AN/A
ONOFF
ONOFF
ON
ON
ON
ON
ON
ONON
ON
ON
ON
ON
OFF
ON
ON
ON
OFF
ON
OFF
ON
OFF
ON
OFF
OFF
OFF
OFF
OFF
OFF
ON*
OFF
OFF
ON*
OFF
ON
REV 0.1
9/261First time modify for remove
DescriptionDatePage
OZ168
REV 0.2
10/23Change R10 R12 R14 to 10Ohm
10/231016Change R229 to 255_1% Ohm
10/2537 to 43Integrate Power schematic rev0.4
10/2935Change H30 H31 H32 H33 H34
10/3016Remove @ on R199 R200 R201
10/3026Remove @ on R561
10/3030Remove @ on R81
10/3023Add @ on R473 C695
DescriptionDatePage
H35 H37 H38
Footprint to PAD_3_4X2_2MM
2910/30Add @ on R536
710/30Add @ on R460 R461 U49
3510/30Delete H34
2811/01Remove @ on U61
711/01Change R288 to 499_1% R291 to 1K_1%
1211/05Change R110 R111 from 330 to 1K
All11/22Version update to 1.0
CardBus
Mini-PCI
33
AD20
AD18
EC SM Bus1 address
Device
Smart Batte r y
EEPROM(24C16/0 2)
(24C04)
AddressAddress
0001 011X b
1010 000X b
1011 000Xb
2
1/4
PIRQA/PIRQB
PIRQC/PIRQD
EC SM Bus2 address
Device
MAX1617MEE
Smart Battery
Docking
DOT Board
1001 110X b
0001 011X b
0011 011X b
XXXX XXXXb
ICH3-M SM Bus address
Device
44
Clock Generator ( ICS9238-50)
SDRAM Select ( 74HC4052 )
CPU Voltage VID select ( F3565 )
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
A
B
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
C
D
SCHEMATIC, M/B LA-1311
SizeDocument NumberRev
Custom
401204
!"# $#%
Date:Sheet
443, 26, 2001
E
of
1A
A
B
C
D
E
+VTT
+1.8VS
+1.5VS
+1.5VS
11
22
33
44
Place H_RESET#
R3<0.1" from U1
H_FERR#17
H_PWRGD17
H_RESET#8
H_PICD017
H_PICD117
2200PF
C70
12
+5VALW
R61
56.2_1%
R53@0
12
12
R64@0
12
A
12
R325
1.5K
+1.5VS
R62
150
H_THERMDA
H_THERMDC
R80
1K
R335
+1.5VS
12
+VS_CMOSREF
C40
.1UF
12
12
12
12
R336
1.5K
3K
12
R55
150
CLK_CPU_APIC12
+1.5VS
PM_CPUPERF#17,19
12
U8
1
NC
2
VCC
DXP
SMBCLK
DXN
NC
SMBDATA
ADD1
ALERT
GND
GNDNC
MAX6654
STBY
ADD0
3
4
5
6
7
89
Thermal Sensor
R44
200
NC
NC
H_IGNNE#17
H_STPCLK#17
H_DPSLP#17,42
H_TRDY#8
H_A20M#17
H_DBSY#8
H_DRDY#8
H_BSEL010,12
H_BSEL112
@10PF
H_RS#08
H_RS#18
H_RS#28
H_SMI#17
H_INTR17
H_NMI17
H_INIT#17
C39
16
15
14
13
12
11
10
12
@33_0402
R482 1.5K
12
12
R517 200
12
R6856.2_1%
Note :
GHI# Pull-Up internally
+5VALW
12
R50
1K
+5VALW
H_A20M#
H_IGNNE#
H_INTR
H_NMI
H_THERMDA
H_THERMDC
12
R280
110_1%
R41
ITP_TRST#
12
R49
10K
AC3
AF6
AF5
AD9
AD3
AB4
AE4
AF8
AD15
AE14
AE6
B15
AF13
AF14
AE12
AF10
AF16
AD19
AD17
AF20
AF22
AE20
AD22
AD21
AD10
AD7
AD11
AF7
AF15
AF19
AE22
AF12
AD5
AE16
B
AA18
AC18
AE17
B16
D15
F15
AB15
AA16
AC16
AE15
B14
D13
F13
E14
AB13
AA14
AC14
AE13
B12
D11
F11
E12
AB11
U9B
VSS_58
VSS_59
VSS_60
VSS_61
VSS_62
VSS_63
VSS_64
VSS_65
VSS_66
VSS_67
VSS_68
VSS_69
VSS_70
VSS_71
VSS_72
VSS_73
VSS_74
Y3
RS#0
V1
RS#1
U3
RS#2
M5
Request
RSP#
W1
SignalsGND
TRDY#
A20M#
FERR#
FLUSH#
IGNNE#
SMI#
PWRGOOD
STPCLK#
Compatibilit y
DPSLP#
INTR/LINT0
NMI/LINT1
INIT#
RESET#
W3
DBSY#
Y1
DRDY#
THERMDA
THERMDC
SELFSB0
SELFSB1
EDGECTRLP
PICD0
L5
+VTT
PICD1
PICCLK
RP2#
RP3#
BPM0#
BPM1#
TCK
TDI
TDO
TMS
TRST#
PREQ#
PRDY#
CMOSREF_1
CMOSREF_0
RTTIMPDEP
GHI#
VCCT_1
A26
Access
VCCT_2
VCCT_3
G23
J23
APIC
Debug
Break
Point
Test
PORT
( ITP )
VCCT_4
VCCT_5
L23
N23
VCCT_6
VCCT_7
VCCT_8
VCCT_9
R23
U23
W23
AA23
C21
EC_SMC2 32
VCCT_10
VCCT_11
VCCT_12
VCCT_13
VCCT_14
VCCT_15
VCCT_16
C19
AD20
C17
AD18
C15
C13
AA12
VSS_75
VSS_76
VSS_77
VSS_78
VSS_79
VSS_80
VCCTVID
VCCT_17
VCCT_18
VCCT_19
VCCT_20
VCCT_21
VCCT_22
AD14
C11
AD12C9C7
AD8C5AD6
From 87591
EC_SMD2 32
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
Place close to CPU, Use 2~3 vias per PAD.
Place .47uF caps underneath balls on solder side.
Place 10uF caps on the peripheral near balls.
Use 2~3 vias per PAD.
Layout note :
Place close to CPU,
Use 2 vias per PAD.
+VCC_H_CORE
12
12
12
12
12
12
12
12
12
12
12
C388
C389
C391
C392
C393
C394
C395
C396
C397
.47UF
.47UF
.47UF
.47UF
.47UF
.47UF
.47UF
.47UF
+VCC_H_CORE
12
12
12
12
12
12
12
12
C434
C425
C411
C433
C424
C421
.47UF
.47UF
.47UF
.47UF
12
C448
10UF_10V_1206
12
C30
10UF_10V_1206
12
C519
+
150UF_6.3V_D2
.47UF
22
+VCC_H_CORE
12
C450
10UF_10V_1206
+VCC_H_CORE
12
C445
10UF_10V_1206
33
+VCC_H_CORE
12
C536
+
150UF_6.3V_D2
12
C449
10UF_10V_1206
12
C117
10UF_10V_1206
12
C537
+
150UF_6.3V_D2
.47UF
12
C447
10UF_10V_1206
12
C38
10UF_10V_1206
12
C549
+
150UF_6.3V_D2
.47UF
C525
C432
.47UF
12
C446
10UF_10V_1206
12
C33
10UF_10V_1206
12
C538
+
150UF_6.3V_D2
12
.47UF
C409
.47UF
C398
.47UF
12
C420
.47UF
12
C390
C412
.47UF
.47UF
12
12
C408
C431
.47UF
.47UF
+VTT
12
+
+VTT
12
1UF_10V_0603
C45
220UF_4V_D2
1UF_10V_0603
12
C32
C34
12
C513
+
220UF_4V_D2
1UF_10V_0603
12
C37
1UF_10V_0603
12
C41
1UF_10V_0603
1UF_10V_0603
12
C43
12
C48
12
C59
1UF_10V_0603
1UF_10V_0603
12
C67
12
C72
1UF_10V_0603
12
C79
1UF_10V_0603
+VCC_H_CORE
12
C310
+
150UF_6.3V_D2
44
A
12
C309
+
150UF_6.3V_D2
12
C308
+
150UF_6.3V_D2
12
C314
+
150UF_6.3V_D2
B
12
C313
+
150UF_6.3V_D2
12
C297
+
150UF_6.3V_D2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
C
D
Compal Electronics, inc.
Title
SCHEMATIC, M/B LA-1311
SizeDocument NumberRev
Custom
401204
!"# $#%
Date:Sheet
643, 26, 2001
E
of
1A
A
B
C
D
E
Mount R321 and RP30 if without support Speed St e p
11
CPU Voltege ID
Default f o r R e s is t o r s S hould
be +VCC_CPU = 0.7V, for
Deeper Sleep Only.
SMB_CLK12,14,17
SMB_DATA12,14,17
CPU_VR_VID05
CPU_VR_VID15
From Tualatin CPU
22
PM_GMUXSEL = 1 : for Performance mode
PM_DPRSLPVR = 1: for Deeper Sleep mode
33
CPU_VR_VID25
CPU_VR_VID35
CPU_VR_VID45
PM_DPRSLPVR17,42
PM_GMUXSEL17,42
12
R173
@10K
+3VS
0 : for CPU default power
0 : for Performance mode
R321
0
182736
12
1
2
45
+3V
RP30
8P4R_0
35
+3V
12
R172
@100K
C647
12
.1UF
4
U49
Override#MUX_SELA/B#MUX_outputs
@NC7SZ02
1
1
1
CPU_VID4
CPU_VID3
CPU_VID2
CPU_VID1
CPU_VID0
+3V
R460 @0
20
12
19
12
18
R461@0
17
16
15
14
13
12
11
12
Address 0110 111X
U17
1
2
3
4
5
6
7
8
9
10
MUX_SEL
SCL
SDA
Override#
I_0
I_1
I_2
I_3
I_4
A/B#
GND
@FM3565
VCC
ASEL
MUX_SEL
WP
NC
Y_0
Y_1
Y_2
Y_3
Y_4
1XMUX_inputs
00From
01
C213
.1UF
Non-volatile
register(SOPRB)
From
Non-volatile
register(SOPRA)
2. Place decoupling caps near CPU.(Within 500mils)
12
C514
.1UF
12
12
C35
C71
.1UF
.1UF
12
C27
.1UF
+V_AGTLREF
CMOS Reference Vo l t a g e
Layout note :
1. Place R288 and R291 between and GMCH and CPU.
2. Place decoupling caps near CPU.
C578
12
C555
12
+VS_CMOSREF
470PF
470PF
12
12
R373
82.5_1%
R365
82.5_1%
12
Place Reference Ci r cu it n ea r GM CH
C439
.1UF
+1.5VS
12
12
12
C440
.1UF
R376
1K_1%
R370
1K_1%
+1.8VS
HUB Interface VSwing Voltage
12
R93
301_1%
1. Place R93 and R94 in middle of Bus.
12
C97
.1UF
+VS_HUBVSWING
D
12
R94
44
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
A
B
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
XOR layout note:
F20,E20,F12,E11 add
testpoint for factory
R31910
12
R31010
12
C452 .1UF
12
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
12
C512.1UF
+3V
+3V
D
SM_D_MA[0..12] 13
+3V
SM_BA0 14
SM_BA1 14
SM_DQM[0..7] 14
SM_CS#0 14
SM_CS#1 14
SM_CS#2 14
SM_CS#3 14
SM_CKE0 14
SM_CKE1 14
SM_CKE2 14
SM_CKE3 14
VSSA_DPLL0
VSSA_DPLL1
R254 0
12
R306 0
12
*
*
For Al m a d or-M A 3 s t e pping r e quirement.
E
Layout note :
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
M24
P24
T24
V24
Y23
M14
M15
M16
P12
R12
T12
SM_VREF1
VCC
VCC
VCC
C20
D19
A21
A24
C24
E5
F24
P18
R18
T18
SM_OCLK
SM_RCLK
Layout note :
Line length 0.15 inches +- 50mils
C493
.1UF
+V_SMREF
Close to Ball E5 and F24
12
12
C494
.1UF
SM_RAS#
SM_CAS#
SM_WE#
SM_OCLK
SM_RCLK
SM_VREF0
1.Placement TP6 for Almad or -M A 2 st epping die.
2.The 0.1uF capacitor and connection to +3V
must be implanted for Almador-M A3 stepping
die.
R31210
12
R31110
12
R31610
12
12
C507 @22PF
Layout note :
near pin C24
C
SM_RAS# 14
SM_CAS# 14
SM_WE# 14
Compal Electronics, inc.
Title
SCHEMATIC, M/B LA-1311
SizeDocument NumberRev
Custom
401204
!"# $#%
D
Date:Sheet
943, 26, 2001
E
1A
of
A
Layout note :
Place close to AE16,
AE15 of GMCH
11
AGP_SBA[0..7]15
AGP_CBE#[0..3]15
AGP_ADSTB015
AGP_ADSTB#015
AGP_ADSTB115
22
33
44
AGP_ADSTB#115
AGP_SBSTB15
AGP_SBSTB#15
AGP_FRAME#15
AGP_IRDY#15
AGP_TRDY#15
AGP_STOP#15
AGP_DEVSEL#15
AGP_REQ#15
AGP_GNT#15
AGP_PAR15
AGP_AD[0..31]15
AGP_PAR : Strapping option for SW detection of
AGP or DVO device.
0 -> DVO B/C device
1 -> AGP device
+1.5VS
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
R551,R552: No stuff in AGP mode,
Stuff in VCH mode
Compal Electronics, inc.
SCHEMATIC, M/B LA-1311
401204
!"# $#%
E
H_BSEL0 5,12
+3VS
AGP_DDCCLK 15,16
AGP_DDCDATA 15,16
+1.5VS
12
R259100K
12
R255100K
12
R25610K
+3VS
1043, 26, 2001
of
1A
A
B
C
D
E
Layout note :
Distri bute as close as possible
to GMCH Processor Quadrant .
+VTT
11
+VTT
22
33
+VTT
+VTT
+VTT
+VTT
12
C353
.1UF
12
C437
.1UF
12
C127
+
220UF_4V_D2
12
C80
+
220UF_4V_D2
12
C36
+
220UF_4V_D2
12
C475
.1UF
12
12
C327
C350
.1UF
.1UF
12
12
C454
C466
.1UF
.1UF
12
C405
.1UF
12
C410
.1UF
12
C380
.1UF
12
12
C484
C490
.1UF
.1UF
12
12
C358
C357
.1UF
.1UF
12
12
C474
C427
.1UF
.1UF
12
12
C404
C403
.1UF
.1UF
12
12
C463
C473
.1UF
.1UF
12
12
C401
C422
.1UF
.1UF
12
12
C402
C504
.1UF
.1UF
12
12
C429
.1UF
C28
.1UF
C451
.1UF
12
C344
.1UF
C438
.1UF
C417
.1UF
12
12
C387
.1UF
12
C460
.1UF
12
C436
.1UF
12
C74
.1UF
12
C456
.1UF
12
C464
.1UF
12
C407
C419
.1UF
.1UF
12
12
C459
C462
.1UF
.1UF
12
12
12
C386
C372
.1UF
.1UF
12
12
C31
C88
.1UF
.1UF
12
12
C465
C458
.1UF
.1UF
12
C399
C423
.1UF
.1UF
12
12
C78
C83
.1UF
.1UF
12
12
C472
C468
.1UF
.1UF
12
C343
.1UF
12
C435
.1UF
12
12
C418
.1UF
12
12
C81
.1UF
12
12
C441
.1UF
12
C414
.1UF
Layout note :
Distribute as close as possible
to VCCPCMOS_LM .
+1.8VS
12
C302
+
22UF_16V_1206
12
C363
.1UF
Layout note :
Distribute as close as possible
to GMCH Local Memory Quadrant .
+1.8VS
12
C345
82PF
12
+
22UF_16V_1206
C301
12
C359
.1UF
Layout note :
Distribute as close as possible
to GMCH AGP/DVO Quadrant .
+1.5VS
12
+
22UF_16V_1206
C287
12
12
C336
C335
.1UF
.1UF
Layout note :
Distribute as close as possible
to GMCH System Memory Quadrant .
+3V
12
+
22UF_16V_1206
C523
12
12
C477
C482
.1UF
.1UF
12
C364
.1UF
12
12
C361
C360
82PF
.1UF
12
12
C379
C382
82PF
.1UF
12
12
C481
C503
82PF
.1UF
12
C365
.01UF
12
12
C355
C356
.1UF
.1UF
12
12
C415
C400
82PF
.1UF
12
12
C501
C502
82PF
.1UF
12
+
12
12
C298
68UF_4V_B2
12
C366
.1UF
12
C500
.1UF
12
C406
.1UF
C489
.1UF
C334
.01UF
12
+
C299
68UF_4V_B2
12
C428
82PF
12
C496
82PF
12
12
+
C442
.1UF
C498
.1UF
12
C319
68UF_4V_B2
12
C244
.1UF
12
C495
.1UF
12
C320
+
@68UF_4V_B2
12
C457
82PF
12
C497
82PF
12
C300
+
@68UF_4V_B2
12
C443
.1UF
12
12
12
C480
.1UF
C479
.1UF
C491
.1UF
12
C505
.1UF
Layout note :
+VTT
12
C62
+
220UF_4V_D2
44
12
C106
+
220UF_4V_D2
Distribute as close as possible
to IO Quadrant .
+3V
12
C524
+
22UF_16V_1206
12
C499
.1UF
12
C511
.1UF
Compal Electronics, inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
A
B
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
A
B
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
C
PCIF0
12
R35
137_1%
D
12
R351
@51.1_1%
Title
SizeDocument NumberRev
Custom
Date:Sheet
12
R352
348_1%
0_0603
0 ohm resistor for ICH3 doesn't
need to support APIC function.
Compal Electronics, inc.
SCHEMATIC, M/B LA-1311
401204
!"# $#%
CLK_CPU_APIC 5
CLK_ICHAPIC 17
1243, 26, 2001
E
1A
of
A
SM_DQ[0..63]9,14MD[0..63] 9,14
B
C
D
E
SM_DQ1MD1
11
22
33
SM_DQ3MD3
SM_DQ18MD18
SM_DQ20MD20
SM_DQ21MD21
SM_DQ23MD23
SM_DQ24MD24
SM_DQ26MD26
SM_DQ28MD28
SM_DQ29MD29
SM_DQ30MD30
MD0SM_DQ0
MD2SM_DQ2
MD4SM_DQ4
MD5SM_DQ5
MD6SM_DQ6
MD7SM_DQ7
MD8SM_DQ8
MD9SM_DQ9
MD10SM_DQ10
MD11SM_DQ11
MD12SM_DQ12
MD13SM_DQ13
MD14SM_DQ14
MD15SM_DQ15
MD16SM_DQ16
MD17SM_DQ17
MD19SM_DQ19
MD22SM_DQ22
MD25SM_DQ25MD57SM_DQ57
MD27SM_DQ27
SM_DQ38MD38
SM_DQ39MD39
SM_DQ40MD40
SM_DQ41MD41
SM_DQ44MD44
SM_DQ56MD56
SM_DQ59MD59
SM_DQ60MD60
SM_DQ61MD61
SM_DQ62MD62
MD32SM_DQ32
MD33SM_DQ33
MD34SM_DQ34
MD35SM_DQ35
MD36SM_DQ36
MD37SM_DQ37
MD42SM_DQ42
MD43SM_DQ43
MD45SM_DQ45
MD46SM_DQ46
MD47SM_DQ47
MD48SM_DQ48
MD49SM_DQ49
MD50SM_DQ50
MD51SM_DQ51
MD52SM_DQ52
MD53SM_DQ53
MD54SM_DQ54
MD55SM_DQ55
MD58SM_DQ58
MD63SM_DQ63MD31SM_DQ31
Layout note :
One .1uF cap per power pin .
Place each cap close to SODIMM(DIMM 0) pin .
+3V
12
C192
.1UF
+3V
12
+
C167
1000PF
C119
22UF_16V_1206
12
C168
.1UF
C184
1000PF
12
C164
.1UF
Layout note :
One .1uF cap per power pin .
Place each cap close to SODIMM(DIMM 1) pin .
+3V
C211
1000PF
C126
22UF_16V_1206
12
C205
.1UF
C210
1000PF
12
C206
.1UF
12
C212
.1UF
+3V
12
+
C169
1000PF
C207
1000PF
12
C170
.1UF
12
C222
.1UF
C199
1000PF
C166
1000PF
12
C196
.1UF
12
C215
.1UF
C195
1000PF
C221
1000PF
12
C194
.1UF
12
C220
.1UF
C190
1000PF
C219
1000PF
12
C189
.1UF
12
C218
.1UF
C188
1000PF
C217
1000PF
12
C209
.1UF
12
C160
.1UF
C216
1000PF
C165
1000PF
12
C203
C202
1000PF
.1UF
12
C214
C187
1000PF
.1UF
SM_D_MA[0..12]9MAA[0..12] 14
SM_D_MA0
SM_D_MA1
SM_D_MA2
SM_D_MA3
SM_D_MA4
SM_D_MA5
SM_D_MA6
SM_D_MA7
SM_D_MA8
SM_D_MA9
SM_D_MA10
44
SM_D_MA11
SM_D_MA12
A
RP22
18
27
36
45
8P4R_10
RP21
18
27
36
45
8P4R_10
RP20
18
27
36
45
8P4R_10
12
R17610
MAA0
MAA1
MAA2
MAA3
MAA4
MAA5
MAA6
MAA7
MAA8
MAA9
MAA10
MAA11
MAA12
Compal Electronics, inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS,INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION . THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS,INC. NEITHER THIS SHEET NOR THE INFORMATION CONTAINS MAY BE
B
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS,INC.
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND
TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERRED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE
USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.