– Single Cycle Reprogram (Erase and Program)
– 4096 Pages (264 Bytes/Page) Main Memory
•
Two 264-Byte Data Buffers – Allows Receiving of Data while
Reprogramming of Non-Volatile Memory
•
Internal Program and Control Timer
•
Fast Page Program Time – 7 ms Typical
µµµµ
•
120
s Typical Page to Buffer Transfer Time
•
Low Power Dissipation
– 4 mA Active Read Current Typical
µµµµ
–2
A CMOS Standby Current Typical
•
2 MHz Max Clock Frequency
•
Hardware Data Protection Feature
•
Synchronous Clocking (Two Modes)
•
CMOS and TTL Compatible Inputs and Outputs
•
Commercial and Industrial Temperature Ranges
Description
The AT45DB080 is a 2.7-volt only, sequential access, parallel interface Flash memory
suitable for in-system reprogramming. Its 8,650,752 bits of memory are organized as
4096 pages of 264-byte s eac h. In add ition to the ma in mem ory, the A T45D B080 al so
contains two data buffer s o f 264 -bytes each. The buffers all ow rec ei ving of da ta wh il e
a page in the main memory is being reprogrammed. Unlike conventional Flash memories that are accessed randomly with multiple address lines and a parallel interface,
(continued)
Pin Configurations
8-Megabit
2.7-volt Only
Sequential
Access
Parallel I/O
DataFlash
®
AT45DB080
Preliminary
Pin NameFunction
CS
Chip Select
CLKClock
I/O7-I/O0Input/Output
WP
RESET
RDY/BUSY
Hardware Page
Write Protect Pin
Chip Reset
Ready/Busy
SOIC
1
GND
NC
NC
CS
CLK
DC
DC
NC
NC
I/O0
I/O1
I/O2
I/O3
GND
Note:SOIC pins 6 and 7 an d TSOP p ins 15 and 16 are DON ’T CONN ECT.
the DataFlash uses a parallel interface to sequentially
access its data. The simple sequentia l access facilitates
hardware layout, increases system reliability, minimizes
switching noise, and reduces package size and ac tive pin
count. The device is optimi zed for use in ma ny com mercial
and industrial applications where high density, low pin
count, low voltage, and low power a re essential. Typical
applications for the DataFlash are digital voice storage,
image storage, and data storage. The device operates at
clock frequencies up to 2 MHz with a typical activ e read
current consumption of 4 mA.
Block Diagram
To allow for simple in-system reprogrammability, the
AT45DB080 does not require high input voltages for programming. The devi ce operate s from a s ingle po wer supply, 2.7V to 3.6V, for both the program and read
operations. The AT45DB080 is enabled through the chip
select pin (CS
the parallel input/output (I/O7-I/O0) pins and the clock
(CLK) pin.
All programming cycles are self-timed, and no separate
erase cycle is required before programming.
) and accessed via an inte rface c onsisti ng of
WP
PAGE (264 BYTES)
CLK
CS
RESET
V
CC
GND
RDY/BUSY
Device Operation
The device operation is controlled by instructions from the
host processor. The l is t o f in st ru cti on s a nd thei r as so ci ated
opcodes are contained in T able 1 and Table 2. A valid
instruction starts with the falling edge of CS
appropriate 1-byte opcode and the desired buffer or main
memory address loc ati on. Whi le the CS
the CLK pin controls the loading of the opcode and the
desired buffer or main memory address location through
the input pins (I/O7-I/O0).
Read
By specifying the appropriate opcode, data can be read
from the main memory or from either one of the two data
buffers.
MAIN MEMORY PAGE READ:
the user to read data directly from any one of the 4096
pages in the main memory, bypassing both of the data buffers and leaving the contents of the buffers unchanged. To
start a page read, the 1-byte op code, 52 H, is fol lowed by 3
address byte s (which comprise the 24 page and byt e
A main memory read allows
followed by the
pin is low, toggl in g
FLASH MEMORY ARRAY
BUFFER 2 (264 BYTES)BUFFER 1 (264 BYTES)
I/O INTERFACE
I/O7-I/O0
address bits) and 60 don’t care bytes. In the AT45DB080,
the first three address bi ts are r eserved for l arger de nsity
devices (see Notes on page 8), the next 12 address bits
(PA11-PA0) specify the page address, and the next nine
address bits (BA8-BA0) specify the starting byte address
within the page. The 60 don’t car e bytes whi ch follow th e 3
address b ytes are se nt to in itia liz e t he r ead ope rat ion. Following the 60 don’t care bytes, additional pulses on CLK
result in data being ou tput on the output pins (I/ O7-I/O0).
The CS
opcode, the address bytes, the don’t care bytes, and the
reading of data. When the end of a page in main memory is
reached during a main memory page read, the device will
continue readin g at the beginn ing of the sam e page. A lo w
to high transition on the CS
ation and tri-state the output pins.
BUFFER READ:
two buffers, usin g di fferen t o pc ode s to s pe cify wh ic h bu ffer
to read from. An opcode of 54H is used to read data from
buffer 1, and an opcode of 56H is used to read data from
pin must remain low during the loading of the
pin will terminate the read oper-
Data can be re ad from ei ther one of the
2
AT45DB080
AT45DB080
buffer 2. To perform a buffer re ad, the 1-byte opcode must
be followed b y the th ree addre ss bytes comprise d of 15
don’t care bit s and nine ad dress bi ts. Follo wing the t hree
address bytes, an additional don’t care byte must be
clocked in to initialize the read operation. Since the buffer
size is 264-bytes, n ine address bits (BFA8-BFA 0) are
required to specify the fir st by te of data to be r ea d fr o m th e
buffer. The CS
pin must remain low during the loading of
the opcode, the address bytes, the don’t care bytes, and
the reading of data. When the end of a buffer is reached,
the device will continue reading back at the beginning of
the buffer. A low to high tran sition on the CS
pin will termi-
nate the read operation and tri-state the output pins.
MAIN MEMORY PAGE TO BUFFER TRANSFER:
A page
of data can be transferred from the main memory to either
buffer 1 or buffer 2. A 1-byte opcode, 53H for buffer 1 and
55H for buffer 2, is followed by the three address bytes
comprised of the three reserved bits, 12 address bits
(PA11-PA0) which specify the page in main memory that is
to be transferred, and nine don’t care bits. The CS
pin must
be low while toggling the CLK pin to load the opcode and
the address byt es from t he input pins. The transfe r of th e
page of data from the main memory to the b uffer w ill begi n
when the CS
ing the transfer of a page of data (t
pin transitions from a low to a high state. Dur-
), the status regis ter
XFR
can be read to determine wheth er the transfer has bee n
completed or not.
MAIN MEMORY PAGE TO BUFFER COMPARE:
A page of
data in main memory can be compared to the data in buffer
1 or buffer 2. A 1-byte opcode, 60H for buffer 1 and 61H for
buffer 2, is followed by three address bytes consisting of
three reserved bits, 12 address bit s (PA11-PA0) whic h
specify the page in the main memory that is to be compared to the buff er, a nd nine don't care bi ts . The loading of
the opcode and the address bits is the same as described
previously. The CS
pin must be low while togg ling th e CLK
pin to load the opcode and the address bytes from the input
pins. On the low to high transition of the CS
pin, the 264
bytes in the selected main memory page will be compared
with the 264 bytes in buffer 1 or buffer 2. During this time
), the status register will indicate that the part is busy.
(t
XFR
On completion of the co mpa r e ope ratio n, bit 6 of the status
register is updated with the result of the compare.
Program
BUFFER WRITE:
pins into either b uffer 1 or buf fer 2 . To loa d data into either
buffer, a 1-byte opcode, 84H for buffer 1 or 87H for buffer
2, is followed by the three a ddress b ytes comprised of 15
don't care bit s and nine addres s bits (B FA8-BFA 0). The
nine address bits specify the first byte in the buffer to be
written. The data is entered following the address bits. If
the end of the data buffer is reached, the device will wrap
around back to the be ginning of the buffer. Dat a will con-
Data can be cloc ked in from the input
tinue to be loaded into the buffer until a low to high transition is detected on the CS
pin.
BUFFER TO MAIN MEMORY PAGE PROGRAM WITH
BUILT-IN ERASE:
Data written into either buf fer 1 or bu ffer
2 can be progra mmed into the main memory. A 1-byte
opcode, 83H for buffer 1 or 86H for buffer 2, is f ollowed by
the three address by tes consist ing of three rese rved bits,
12 address bits (PA11- PA0) that specify the page in th e
main memory to be written, and nine additional don't care
bits. When a low-to-high transition occurs on the CS
pin,
the part will first erase the selected page in main memory to
all 1s and then program the data stored in the buffer into
the specified page in the main memory. Both the erase and
the programming of the page are internally self timed and
should take place in a maximum time of t
. During this
EP
time, the status register will indicate that the part is busy.
BUFFER TO MAIN MEMORY PAGE PROGRAM WITHOUT BUILT-IN ERASE:
A previously erased page within
main memory can be p rogrammed with the conten ts of
either buffer 1 or buffer 2. A 1-byte opcode, 88H for buffer 1
or 89H for buffer 2 , is fol low ed b y three address bytes consisting of three reserved bits, 12 address bits (PA11-PA0)
that specify the page in the main memory to be written, and
nine additional don’t care bits. When a low to high transition
occurs on the CS
pin, the part will prog ram th e data stored
in the buffer into the specified page in the main memory. It
is necessary that the page in main memory that is being
programmed has been previously programmed to all 1s
(erased state). The prog rammin g of the page i s inter nally
self timed and should take place in a maximum time of t
P
During this time, the status register w ill indicate that th e
part is busy.
MAIN MEMORY PAGE PROGRAM:
This operation is a
combination of the Buffer Write and Buffer to Main Memory
Page Program with Built-In Erase operations . Data is fi rst
clocked into buffer 1 or buffer 2 from the input pins and
then programmed into a specified pag e in the main memory. A 1-byte opcode, 82H for buffer 1 or 85H for buffer 2, is
followed by three address bytes comprised of three
reserved bits and 21 address bits. The 12 most significant
address bits (PA11-PA0) select the page in the main memory where data is to be written, and the next nine address
bits (BFA8-BFA0) select the first byte in the buffer to be
written. After all address bytes are clocked in, the part will
take data from the input pin s and stor e it in o ne of the da ta
buffers. If the end of the b uffer i s reache d, the de vice wil l
wrap around back to the beginning of the buffer. W hen
there is a low to high transition on the CS
pin, the part will
first erase the selected page in main memory to all 1s and
then program the data stored in the buffer into the specified
page in the main memory. Both the erase and the programming of the page are internally self timed and should take
place in a maximum of tim e t
. During this time, the status
EP
register will indicate that the part is busy.
.
3
AUTO PAGE REWRITE:
ple bytes within a page or mu ltiple pag es of data are mod ified in a random fashion. This mode is a combination of two
operations : Main Mem ory Page to B uffer Tran sfer and
Buffer to Main Memory Page Program with Built-In Erase.
A page of data is first transf erred fr om the main me mory to
buffer 1 or buffer 2, and then the same data (from buffer 1
or buffer 2) is p rogrammed bac k into its original pag e of
main memory. A 1-byte opcode, 58H for buffer 1 or 59H for
buffer 2, is followed by the three address bytes comprised
of three reserved bits, 12 address bits (PA11-PA0) that
specify the page in main memory to be rewritten, and nine
additional don't care bits. When a low to high transition
occurs on the CS
the page in main memory to a bu ffer and t hen progr am the
data from the buff er ba ck into s am e p age of main memory.
The operation is internal ly se lf-ti med and should take place
in a maximum time of t
ter will indicate that the part is busy.
If the main memory is programmed or reprogrammed
sequentially page by page, then the programming algorithm shown in Figure 1 is recommended. Otherwise, if
multiple bytes in a page or sever al pages are progr ammed
randomly in the main memory, then the prog ramming algorithm shown in Figure 2 is recommended.
STATUS REGISTER:
determine the device’s ready/busy status, the result of a
Main Memory Page to Buffer Compa re operation, or the
device density. To read the status register, an opcode of
57H must be loaded into the devi ce. After the o pcode is
clocked in, the 1-byte st atus register will be cloc ked out on
the output pins during the next clock cycle. The five mostsignificant bits of the status register will contain device
information, while the remaining three least-significant bits
This mode is only needed if multi-
pin, the part will first transfer data from
. During this time, the status regis-
EP
The status register can be used to
are reserved for future use and will have und efined values.
After the one byte of the status register has bee n clocked
out, the sequence wi ll repeat itself ( as long as CS
low and CLK is being toggled). The data in the status register is constantly updated, so each repeating sequence will
output new data.
Ready/busy status is indicated using bit 7 of the status register. If bit 7 is a 1, th en the device is not bus y and is re ady
to accept the next comman d. If bit 7 i s a 0, then the devic e
is in a busy state. The user can continuously poll bit 7 of the
status register on I/O7 by stopping CLK once bit 7 has
been output on I/O7. The status of bit 7 will continue to be
output on the I/O7 pin, and once the device i s no longer
busy, the state of I/O7 will change from 0 to 1. There are six
operations which can ca use the device to be in a busy
state: Main Memory Page to Buffer Transfer, Main Memory
Page to Buffer Compare, Buffer to Main Memory Page Program with Built-In Erase, Buffer to Main Memory Page Program without Built-In Erase, Main Memory Page Program,
and Auto Page Rewrite.
The result of the mos t recent Ma in Memo ry Page to B uffer
Compare opera tion is indic ated using bi t 6 of the status
register. If bit 6 is a 0, then the data in the main memory
page matches the data in the buffer. If bit 6 is a 1, then at
least one bit of the data in the main memory page does not
match the data in the buffer.
The device dens it y is ind ic ate d us ing b its 5 , 4, and 3 of th e
status register. For the AT45DB080, the three bits ar e 1, 0,
and 0. The decimal value of these three binary bits does
not equate to th e dev ice d ensi ty; th e thre e bit s repr ese nt a
combinational code r elating to d iffering den sities of Ser ial
DataFlash devices, allowing a total of eight different density
configurations.
remains
Status Register Format
Bit 7Bit 6Bit 5Bit 4Bit 3Bit 2Bit 1Bit 0
RDY/BUSY
Read/Program Mode Summary
The modes lis ted abo ve can be sepa rated into tw o grou ps
— modes which make use of the flash memory array
(Group A) and modes which do not make use of the flas h
memory array (Group B).
Group A modes consist of:
1. Main memory page read
2. Main memory page to buffer 1 (or 2) transfer
3. Main memory page to buffer 1 (or 2) compare
4. Buffer 1 (or 2) to main memory page program with
built-in erase
5. Buffer 1 (or 2) to main memory page program without built-in erase
4
COMP100XXX
6. Main memory page program
7. Auto page rewrite
Group B modes consist of:
1. Buffer 1 (or 2) read
2. Buffer 1 (or 2) write
3. Status read
If a Group A mode is in pro gress ( not full y com pleted) then
another mode in Group A should not be started. However,
during this time in which a Group A mode is in progress,
modes in Group B can be started.
This gives the S erial DataFlash the ability to virtua lly
accommodate a co ntinuous data stre am. While data is
being programmed into main memory from buffer 1, data
AT45DB080
AT45DB080
can be loaded in to buff er 2 (or vi ce v ersa) . See appli catio n
note AN-4 (“Using Atmel’s Serial DataFlash”) for more
details.
HARDWARE PAGE WRITE PROTECT:
If the WP
pin is
held low, the first 256 pages of the main memory cannot be
reprogrammed. The only way to reprogram the first 256
pages is to first dri ve the prot ect pin high and then us e the
program commands previo usly mentioned. T he WP
pin is
internally pulled high; therefore, in low pin count applications, connection of the WP
pin is not necessary if this pin
and feature will not be utilized. However, it is recommended that the WP
pin be driven high externally when-
ever possible.
RESET
:
A low state on the reset pin (RESET
) will terminate
the operation in progress and reset the internal state
machine to an idle state. The device will remain in the reset
condition as long as a low level is pr esent on the RE SET
pin. Normal operation can resume once the RESET pin is
brought back to a high level.
The device incorporates an internal power-on reset circuit,
so there are no restrictions on the RESET
power-on sequences. The RESET
pin is also interna lly
pin during
pulled high; therefore, in low pin count applications, connection of the RES ET
pin is not necessary if this pin and
feature will not be utilized. However, it is recommended
that the RESET
pin be driven high externally whenever
possible.
READY/BUSY
:
This open dra in output pin will be dri ven
low when the device is busy in an internally self-timed operation. This pin, which is normally in a high state (through an
external pull-up resistor), will be pulled low during programming operations, compare operations, and during page-tobuffer transfers.
The busy status indic at es that the Flas h m emo ry a rray an d
one of the buffers cannot be accessed; read and write
operations to the other buffer can still be performed.
Power On/Reset State
When power is first applied to the device, o r w hen re co ve ring from a reset condition, the device will default to the
“Inactive Clock Polar ity High” mo de. In add ition, the ou tput
pins (I/O
high to low transi tion o n the CS
a valid instruction. The Clock Polarity mode will be automatically se le cted on e very fa lling edge o f CS
the inactive clock state.
- I/O0) will be in a high impedance state, and a
7
pin will be req uired to star t
by sampling
Absolute Maximum Ratings*
Temperature Under Bias.......................-55°C to +125°C
Storage Temperature............................-65°C to +150°C
All Input Voltages
(including NC Pins)
with Respect to Ground......................... -0.6V to +6.25V
All Output Voltages
with Respect to Ground...................-0.6V to V
+ 0.6V
CC
*NOTICE:Stresses beyond those listed under “Absolute
Maximum Ratings” may cause permanent damage to the dev ice . This is a s tress rating only an d
functional oper ation of the de vi ce at t hes e or any
other conditions beyond those indicated in the
operational sections of this specification is not
implied. Exposure to absolute maximum rating
conditions f or e xtended periods ma y af fect de vice
reliability .
DC and AC Operating Range
AT45DB081
Operating Temperature (Case)
V
Power Supply
CC
Note:1. After power is applied and VCC is at the minimum specified data sheet value, the system should wait 20 ms before an oper-
(1)
ational mode is started.
Com.0°C to 70°C
Ind.-40°C to 85°C
2.7V to 3.6V
5
DC Characteristics
DEVICE
UNDER
TEST
30 pF
SymbolParameterConditionMinTypMaxUnits
, RESET, WP = VIH, all
I
SB
Standby Current
CS
inputs at CMOS levels
210µA
I
CC1
I
CC2
I
LI
I
LO
V
IL
V
IH
V
OL
V
OH
Active Current, Read
Operation
Active Current,
Program/Erase Operation
Input Load CurrentVIN = 0V to V
Output Leakage CurrentV
Input Low Voltage0.6V
Input High Voltage2.0V
Output Low VoltageIOL = 1.6 mA; VCC = 2.7V0.4V
Output High VoltageIOH = -100 µAV
f = 2 MHz; I
V
= 3.6V
CC
= 0V to V
I/O
= 0 mA;
OUT
CC
CC
410mA
1535mA
1µA
1µA
- 0.2VV
CC
AC Characteristics
SymbolParameterMinTypMaxUnits
f
SCK
t
WH
t
WL
t
CS
t
CSS
t
CSH
t
CSB
t
SU
t
H
t
HO
t
DIS
t
V
t
XFR
t
EP
t
P
t
RST
t
REC
SCK Frequency2MHz
SCK High Time200ns
SCK Low Time200ns
Minimum CS High Time250ns
CS Setup Time250ns
CS Hold Time250ns
CS High to RDY/BUSY Low200ns
Data In Setup Time20ns
Data In Hold Time50ns
Output Hold Time0ns
Output Disa ble Time150ns
Output Valid180ns
Page to Buffer Transfer/Compare Time120250µs
Page Erase and Programming Time1020ms
Page Programming Time714ms
RESET Pulse Width10µs
RESET Recovery Time1µs
Input Test Wavef orms and
Measurement Levels
2.4V
AC
DRIVING
tR, tF < 20 ns (10% to 90%)
6
LEVELS
0.45V
AT45DB080
AC
2.0
MEASUREMENT
0.8
LEVEL
Output Test Load
Loading...
+ 12 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.