Datasheet AD7887CB, AD7887BR, AD7887ARM, AD7887AR Datasheet (Analog Devices)

+2.7 V to +5.25 V, Micropower, 2-Channel,
SAR + ADC
CONTROL LOGIC
GND
AIN0
SCLK
DOUT
DIN
V
DD
AD7887
CS
T/H
I/P
MUX
BUF
CHARGE
REDISTRIBUTION
DAC
COMP
V
REF
/AIN1
SOFTWARE
CONTROL
LATCH
V
REF
/
AIN1
2.5V REF
SPORT
a
125 kSPS, 12-Bit ADC in 8-Lead mSOIC
FEATURES Specified for V
of +2.7 V to +5.25 V
DD
Flexible Power/Throughput Rate Management Shutdown Mode: 1 mA Max One/Two Single-Ended Inputs Serial Interface: SPI™/QSPI™/MICROWIRE™/DSP
Compatible
8-Lead Narrow SOIC and mSOIC Packages APPLICATIONS
Battery-Powered Systems (Personal Digital Assistants,
Medical Instruments, Mobile Communications) Instrumentation and Control Systems High Speed Modems
GENERAL DESCRIPTION
The AD7887 is a high speed, low power, 12-bit ADC that oper­ates from a single +2.7 V to +5.25 V power supply. The AD7887 is capable of 125 kSPS throughput rate. The input track-and­hold acquires a signal in 500 ns and features a single-ended sampling scheme. The output coding for the AD7887 is straight binary and the part is capable of converting full power signals up to
2.5 MHz. The AD7887 can be configured for either dual or single chan-
nel operation, via the on-chip Control Register. There is a default single-channel mode that allows the AD7887 to be operated as a read-only ADC. In single-channel operation, there is one analog input (AIN0) with the V suming its V
function. This V
REF
pin allows the user access
REF
to the part’s internal +2.5 V reference, or the V
/AIN1 pin as-
REF
pin can be
REF
overdriven by an external reference to provide the reference voltage for the part. This external reference voltage has a range of +2.5 V to V
In dual-channel operation, the V
. The analog input range on AIN0 is 0 to +V
DD
/AIN1 pin assumes its AIN1
REF
function, providing a second analog input channel. In this case, the reference voltage for the part is provided via the V
pin. As
DD
a result, the input voltage range on both the AIN0 and AIN1 inputs is 0 to V
SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corporation.
DD
.
REV. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
REF
AD7887

FUNCTIONAL BLOCK DIAGRAM

CMOS construction ensures low power dissipation of typically 2 mW for normal operation and 3 µW in power-down mode. The part is available in an 8-lead, 0.15-inch-wide narrow body SOIC and an 8-lead µSOIC package.

PRODUCT HIGHLIGHTS

1. Smallest 12-bit dual/single-channel ADC; 8-lead µSOIC package.
2. Lowest power 12-bit dual/single-channel ADC.
3. Flexible power management options including automatic
.
power-down after conversion.
4. Read-Only ADC capability.
5. Analog input range from 0 V to V
REF
.
6. Versatile serial I/O port (SPI/QSPI/MICROWIRE/DSP compatible).
AD7887–SPECIFICA TIONS
(VDD = +2.7 V to +5.25 V, V
1
noted, f
= 2 MHz; TA = T
SCLK
= +2.5 V External/Internal Reference unless otherwise
REF
to T
MIN
, unless otherwise noted.)
MAX
Parameter A Version1B Version1Units Test Conditions/Comments
DYNAMIC PERFORMANCE
Signal to Noise + Distortion
2, 3
Ratio
(SNR) 71 71 dB t yp fIN = 10 kHz Sine Wave, f Total Harmonic Distortion Peak Harmonic or Spurious Noise Intermodulation Distortion
2
(THD) –80 –80 dB typ f
2
2
(IMD)
–80 –80 dB typ fIN = 10 kHz Sine Wave, f
= 10 kHz Sine Wave, f
IN
Second Order Terms –80 –80 dB typ fa = 9.983 kHz, fb = 10.05 kHz, f Third Order Terms –80 –80 dB typ fa = 9.983 kHz, fb = 10.05 kHz, f
Channel-to-Channel Isolation
2
–80 –80 dB typ fIN = 25 kHz
SAMPLE
SAMPLE
SAMPLE
= 125 kSPS
= 125 kSPS
= 125 kSPS
= 125 kSPS
SAMPLE
= 125 kSPS
SAMPLE
Full Power Bandwidth 2.5 2.5 MHz typ @ 3 dB
DC ACCURACY Any Channel
Resolution 12 12 Bits Integral Nonlinearity Differential Nonlinearity Offset Error
Offset Error Match Gain Error
2
2
2
2
±2 ±1 LSB max ±2 ±1 LSB max Guaranteed No Missing Codes to 11 Bits (A Grade) ±3 ±3 LSB max VDD = 5 V, Dual-Channel Mode ±4 ±4 LSB max V
2
±6 ±6 LSB typ Single-Channel Mode
0.5 0.5 LSB max
= 3 V, Dual-Channel Mode
DD
±2 ±2 LSB max Dual-Channel Mode ±1 ±1 LSB max Single-Channel Mode, External Reference ±6 ±6 LSB typ Single-Channel Mode, Internal Reference
2 2 LSB max
Gain Error Match
2
ANALOG INPUT
Input Voltage Ranges 0 to V
REF
0 to V
REF
Volts Leakage Current ±5 ±5 µA max Input Capacitance 20 20 pF typ
REFERENCE INPUT/OUTPUT
REFIN Input Voltage Range 2.5/V
DD
2.5/V
DD
V min/max Functional from 1.2 V Input Impedance 10 10 k typ Very High Impedance If Internal Reference Disabled REF REF
Output Voltage 2.45/2.55 2.45/2.55 V min/max
OUT
Tempco ±50 ± 50 ppm/°C typ
OUT
LOGIC INPUTS
Input High Voltage, V Input Low Voltage, V
Input Current, I Input Capacitance, C
INL
IN
IN
INH
4
2.4 2.4 V min VDD = +4.75 V to +5.25 V
2.1 2.1 V min V
= +2.7 V to +3.6 V
DD
0.8 0.8 V max VDD = +2.7 V to +5.25 V ±1 ±1 µA max Typically 10 nA, V
= 0 V or V
IN
10 10 pF max
DD
LOGIC OUTPUTS
Output High Voltage, V Output Low Voltage, V
OL
OH
– 0.5 VDD – 0.5 V min VDD = +2.7 V to +5.25 V
V
DD
0.4 0.4 V max I
I
SOURCE
SINK
= 200 µA
= 200 µA Floating-State Leakage Current ±1 ±1 µA max Floating-State Output Capacitance510 10 pF max Output Coding Straight (Natural) Binary
CONVERSION RATE
Throughput Time 16 16 SCLK Cycles Conversion Time + Acquisition Time 125 kSPS Track/Hold Acquisition Time
2
1.5 1.5 SCLK Cycles
with 2 MHz Clock
Conversion Time 14.5 14.5 SCLK Cycles 7.25 µs (2 MHz Clock)
–2–
REV. B
Parameter A Version1B Version1Units Test Conditions/Comments
POWER REQUIREMENTS
V
DD
I
DD
+2.7/+5.25 +2.7/+5.25 V min/max
Normal Mode5 (Mode 2)
Static 700 700 µA max Operational (f
= 125 kSPS) 850 850 µA typ Internal Reference Enabled
SAMPLE
700 700 µA typ Internal Reference Disabled Using Standby Mode (Mode 4) 450 450 µA typ f Using Shutdown Mode (Modes 1, 3) 120 120 µA typ f
Standby Mode
6
Shutdown Mode
6
12 12 µA typ f
210 210 µA max V
11µA max V
22µA max V
Normal Mode Power Dissipation 3.5 3.5 mW max V
2.1 2.1 mW max V
Shutdown Power Dissipation 5 5 µW max V
33µW max V
Standby Power Dissipation 1.05 1.05 mW max V
= 50 kSPS
SAMPLE
= 10 kSPS
SAMPLE
= 1 kSPS
SAMPLE
= +2.7 V to +5.25 V
DD
= +2.7 V to +3.6 V
DD
= +4.75 V to +5.25 V
DD
= +5 V
DD
= +3 V
DD
= +5 V
DD
= +3 V
DD
= +5 V
DD
630 630 µW max VDD = +3 V
NOTES
1
Temperature ranges as follows: A, B Versions: –40°C to +125 °C.
2
See Terminology.
3
SNR calculation includes distortion and noise components.
4
Sample tested @ +25°C to ensure compliance.
5
All digital inputs @ GND except CS @ VDD. No load on the digital outputs. Analog inputs @ GND.
6
SCLK @ GND when SCLK off. All digital inputs @ GND except for CS @ VDD. No load on the digital outputs. Analog inputs @ GND.
Specifications subject to change without notice.
AD7887

ABSOLUTE MAXIMUM RATINGS

(TA = +25°C unless otherwise noted)
1
VDD to AGND . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
Analog Input Voltage to AGND . . . . . –0.3 V to V
Digital Input Voltage to AGND . . . . . . –0.3 V to V
Digital Output Voltage to AGND . . . . –0.3 V to V
REF
/REF
IN
Input Current to Any Pin Except Supplies
to AGND . . . . . . . . . . –0.3 V to VDD + 0.3 V
OUT
2
. . . . . . . ±10 mA
+ 0.3 V
DD
+ 0.3 V
DD
+ 0.3 V
DD
Operating Temperature Range
Commercial
A, B Versions . . . . . . . . . . . . . . . . . . . . –40°C to +125°C
Storage Temperature Range . . . . . . . . . . . –65°C to +150°C
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . +150°C
SOIC, µSOIC Package, Power Dissipation . . . . . . . . 450 mW
θ
Thermal Impedance . . . . . . . . . . . . . . 157°C/W (SOIC)
JA
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205.9°C/W (µSOIC)
θ
Thermal Impedance . . . . . . . . . . . . . . . 56°C/W (SOIC)
JC
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43.74°C/W (µSOIC)
Lead Temperature, Soldering
Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . +215°C
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . +220°C
ESD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4.5 kV
NOTES
1
Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
2
Transient currents of up to 100 mA will not cause SCR latch-up.

ORDERING GUIDE

Model Linearity Error (LSB)
1
Package Options
2
Branding
AD7887AR ±2 SO-8 AD7887AR AD7887ARM ±2 RM-8 C5A AD7887BR ±1 SO-8 AD7887BR EVAL-AD7887CB EVAL-CONTROL BOARD
NOTES
1
Linearity error here refers to integral linearity error.
2
SO = SOIC; RM = µSOIC.
3
This can be used as a stand-alone evaluation board or in conjunction with the EVAL-CONTROL BOARD for evaluation/demonstration purposes.
4
This board is a complete unit allowing a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators.
3
4
Evaluation Board Controller Board
REV. B
–3–
AD7887
TIMING SPECIFICATIONS
Limit at T
1
MIN
, T
MAX
(A, B Versions)
Parameter +4.75 V to +5.25 V +2.7 V to +3.6 V Units Description
2
f
SCLK
t
CONVERT
t
ACQ
t
1
3
t
2
3
t
3
t
4
t
5
t
6
t
7
4
t
8
t
9
NOTES
1
Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 volts.
2
Mark/Space ratio for the SCLK input is 40/60 to 60/40.
3
Measured with the load circuit of Figure 1 and defined as the time required for the output to cross 0.8 V or 2.0 V.
4
t8 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t8, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading.
Specifications subject to change without notice.
2 2 MHz max
14.5 t
1.5 t
SCLK
SCLK
14.5 t
1.5 t
SCLK
SCLK
Throughput Time = t
CONVERT
+ t
ACQ
= 16 t
SCLK
10 10 ns min CS to SCLK Setup Time 30 60 ns max Delay from CS Until DOUT Three-State Disabled 75 100 ns max Data Access Time after SCLK Falling Edge 20 20 ns min Data Setup Time Prior to SCLK Rising Edge 20 20 ns min Data Valid to SCLK Hold Time
0.4 t
0.4 t
SCLK SCLK
0.4 t
0.4 t
SCLK SCLK
ns min SCLK High Pulsewidth
ns min SCLK Low Pulsewidth 80 80 ns max CS Rising Edge to DOUT High Impedance 55µs typ Power-Up Time from Shutdown
I
OL
+1.6V
I
OH
OUTPUT
PIN
TO
50pF
200mA
C
L
200mA
Figure 1. Load Circuit for Digital Output Timing Specifications
–4–
REV. B
PIN CONFIGURATION
AD7887
8
7
6
5
SCLK DOUT DIN
AIN0
AIN1/V
CS
V
GND
REF
DD
1
2
AD7887
TOP VIEW
3
(Not to Scale)
4
PIN FUNCTION DESCRIPTIONS
Pin Pin No. Mnemonic Function
1 CS Chip Select. Active low logic input. This input provides the dual function of initiating conversions on the
AD7887 and also frames the serial data transfer. When the AD7887 operates in its default mode, the CS pin also acts as the shutdown pin such that with the CS pin high, the AD7887 is in its power-down mode.
2V
DD
Power Supply Input. The VDD range for the AD7887 is from +2.7 V to +5.25 V. When the AD7887 is con­figured for two-channel operation, this pin also provides the reference source for the part.
3 GND Ground Pin. This pin is the ground reference point for all circuitry on the AD7887. In systems with separate
AGND and DGND planes, these planes should be tied together as close as possible to this GND pin. Where this is not possible, this GND pin should connect to the AGND plane.
4 AIN1/V
Analog Input 1/Voltage Reference Input. In single-channel mode, this pin becomes the reference input/
REF
output. In this case, the user can either access the internal +2.5 V reference or overdrive the internal refer­ence with the voltage applied to this pin. The reference voltage range for an externally-applied reference is +1.2 V to V voltage range on AIN1 is 0 to V
5 AIN0 Analog Input 0. In single-channel mode, this is the analog input and the input voltage range is 0 to V
dual-channel mode, it has an analog input range of 0 to V
. In two-channel mode, this pin provides the second analog input channel AIN1. The input
DD
DD
.
. In
REF
DD
.
6 DIN Data In. Logic Input. Data to be written to the AD7887’s Control Register is provided on this input and is
clocked into the register on the rising edge of SCLK (see Control Register section). The AD7887 can be operated as a single-channel read-only ADC by tying the DIN line permanently to GND.
7 DOUT Data Out. Logic Output. The conversion result from the AD7887 is provided on this output as a serial data
stream. The bits are clocked out on the falling edge of the SCLK input. The data stream consists of four leading zeros followed by the 12 bits of conversion data, which is provided MSB first.
8 SCLK Serial Clock. Logic Input. SCLK provides the serial clock for accessing data from the part and writing serial
data to the Control Register. This clock input is also used as the clock source for the AD7887’s conversion process.
REV. B
–5–
AD7887
TERMINOLOGY Integral Nonlinearity
This is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The end­points of the transfer function are zero scale, a point 1/2 LSB below the first code transition, and full scale, a point 1/2 LSB above the last code transition.
Differential Nonlinearity
This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.
Offset Error
This is the deviation of the first code transition (00 . . . 000) to (00 . . . 001) from the ideal, i.e., AGND + 0.5 LSB.
Offset Error Match
This is the difference in Offset Error between any two channels.
Gain Error
This is the deviation of the last code transition (111 . . . 110) to (111 . . . 111) from the ideal (i.e., V
– 1.5 LSB) after the
REF
offset error has been adjusted out.
Gain Error Match
This is the difference in Gain Error between any two channels.
Track/Hold Acquisition Time
The track/hold amplifier returns into track mode at the end of conversion. Track/Hold acquisition time is the time required for the output of the track/hold amplifier to reach its final value, within ±1/2 LSB, after the end of conversion.
Signal to (Noise + Distortion) Ratio
This is the measured ratio of signal to (noise + distortion) at the output of the A/D converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental sig­nals up to half the sampling frequency (f
/2), excluding dc. The
S
ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantiza­tion noise. The theoretical signal to (noise + distortion) ratio for an ideal N-bit converter with a sine wave input is given by:
Signal to (Noise + Distortion) = (6.02 N + 1.76)dB
Thus for a 12-bit converter, this is 74 dB.
Total Harmonic Distortion
Total harmonic distortion (THD) is the ratio of the rms sum of harmonics to the fundamental. For the AD7887, it is defined as:
Peak Harmonic or Spurious Noise
Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to f
/2 and excluding dc) to the rms value of the
S
fundamental. Normally, the value of this specification is deter­mined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it will be a noise peak.
Intermodulation Distortion
With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa ± nfb where m, n = 0, 1, 2, 3, etc. Intermodulation distortion terms are those for which neither m nor n are equal to zero. For example, the second order terms include (fa + fb) and (fa – fb), while the third order terms include (2fa + fb), (2fa – fb), (fa + 2fb) and (fa – 2fb).
The AD7887 is tested using the CCIF standard where two input frequencies near the top end of the input bandwidth are used. In this case, the second order terms are usually distanced in frequency from the original sine waves, while the third order terms are usually at a frequency close to the input frequencies. As a result, the second and third order terms are specified sepa­rately. The calculation of the intermodulation distortion is as per the THD specification where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals expressed in dBs.
Channel-to-Channel Isolation
Channel-to-channel isolation is a measure of the level of crosstalk between channels. It is measured by applying a full­scale 25 kHz sine wave signal to the nonselected input channel and determining how much that signal is attenuated in the se­lected channel. The figure given is the worst case across both channels for the AD7887.
PSR (Power Supply Rejection)
Variations in power supply will affect the full-scale transition, but not the converter’s linearity. Power Supply Rejection is the maximum change in the full-scale transition point due to a change in power-supply voltage from the nominal value.
2
THD dB
( ) log=
20
VVVVV
++++
223242526
V
1
where V1 is the rms amplitude of the fundamental and V2, V3, V
, V5 and V6 are the rms amplitudes of the second through the
4
sixth harmonics.
–6–
REV. B
AD7887

CONTROL REGISTER

The Control Register on the AD7887 is an 8-bit, write-only register. Data is loaded from the DIN pin of the AD7887 on the rising edge of SCLK. The data is transferred on the DIN line at the same time as the conversion result is read from the part. This requires 16 serial clocks for every data transfer. Only the information provided on the first eight rising clock edges (after CS falling edge) is loaded to the Control Register. MSB denotes the first bit in the data stream. The bit functions are outlined in Table I. The contents of the Control Register on power up is all zeros.
Table I. Control Register
MSB DONTC ZERO REF SIN/DUAL CH ZERO PM1 PM0
Bit Mnemonic Comment
7 DONTC Don’t Care. The value written to this bit of the Control Register is a don’t care, i.e., it doesn’t matter if
the bit is 0 or 1. 6 ZERO A zero must be written to this bit to ensure correct operation of the AD7887. 5 REF Reference Bit. With a 0 in this bit, the on-chip reference is enabled. With a 1 in this bit, the on-chip
reference is disabled. 4 SIN/DUAL Single/Dual Bit. This bit determines whether the AD7887 operates in single-channel or dual-channel
mode. A 0 in this bit selects single-channel operation and the AIN1/V
A 1 in this bit selects dual-channel mode and the reference voltage for the ADC is internally connected
to V
and the AIN1/V
DD
pin assumes its AIN1 function as the second analog input channel. To
REF
obtain best performance from the AD7887, the internal reference should be disabled when operating in
the dual channel mode, i.e., REF = 1. 3 CH Channel Bit. When the part is selected for dual-channel mode, this bit determines which channel will be
converted for the next conversion. A 0 in this bit selects the AIN0 input while a 1 in this bit selects the
AIN1 input. In single-channel mode, this bit should always be 0. 2 ZERO A zero must be written to this bit to ensure correct operation of the AD7887. 1, 0 PM1, PM0 Power Management Bits. These two bits decode the mode of operation of the AD7887 as described
below.
pin assumes its V
REF
function.
REF
Table II. Power Management Options
PM1 PM0 Mode
00 Mode 1. In this mode, the AD7887 enters shutdown if the CS input is 1 and is in full power mode when
CS is 0. Thus the part comes out of shutdown on the falling edge of CS and enters shutdown on the
rising edge of CS.
01 Mode 2. In this mode, the AD7887 is always fully powered up, regardless of the status of any of the logic
inputs.
10 Mode 3. In this mode, the AD7887 automatically enters shutdown mode at the end of each conversion,
regardless of the state of CS.
11 Mode 4. In this standby mode, portions of the AD7887 are powered down but the on-chip reference
voltage remains powered up. This mode is similar to Mode 3, but allows the part to power up much faster. The REF bit should be 0 to ensure the on-chip reference is enabled.
REV. B
–7–
AD7887
(REF IN/REF OUT)/2
SAMPLING
CAPACITOR
COMPARATOR
ACQUISITION
PHASE
SW1
A
SW2
AGND
B
AIN
CHARGE
REDISTRIBUTION
DAC
CONTROL
LOGIC

PERFORMANCE CURVES

Figure 2 shows a typical FFT plot for the AD7887 at 125 kHz sample rate and 10 kHz input frequency.
0
4096 POINT FFT SAMPLING
30.51758
125kSPS
= 10kHz
f
IN
SNR = 71dB
36.62109
42.72461
48.82813
54.93164
61.03516
–10
–30
–50
–70
–90
–110
6.103516012.20703
18.31055
24.41406
Figure 2. Dynamic Performance
Figure 3 shows the SNR vs. Frequency for a 5 V supply with a 5 V external reference.
73.0
VDD = 5V 5V EXT REFERENCE
72.5
72.0
SNR – dB
71.5
71.0
0.15
10.89 31.59
21.14
INPUT FREQUENCY – kHz
42.14
Figure 3. SNR vs. Input Frequency
Figure 4 shows the power supply rejection ratio versus fre­quency for the part. The power supply rejection ratio is defined as the ratio of the power in the ADC output at frequency f to the power of a full-scale sine wave applied to the ADC of fre­quency f
:
S
PSRR (dB) = 10 log (Pf/Pfs)
Pf = Power at frequency f in ADC output, Pfs = power at fre-
quency f sine wave is coupled onto the V
in ADC full-scale input. Here a 100 mV peak-to-peak
S
supply. Both the +2.7 V and
DD
+5.5 V supply performances are shown.
–75
VDD = +5.5V/+2.7V
–77
100mV p-p SINE WAVE ON V REFIN = 2.488V EXT REFERENCE
–79
–81
–83
–85
PSRR – dB
–87
–89
–91
–93
12.85 33.65
2.65
23.15 INPUT FREQUENCY – kHz
DD
43.85 54.35
64.15
Figure 4. PSRR vs. Frequency
CIRCUIT INFORMATION
The AD7887 is a fast, low power, 12-bit, single supply, single­channel/dual-channel A/D converter. The part can be operated from a +3 V (+2.7 V to +3.6 V) supply or from a +5 V (+4.75 V to +5.25 V) supply. When operated from either a +5 V or +3 V supply, the AD7887 is capable of throughput rates of 125 kSPS when provided with a 2 MHz clock.
The AD7887 provides the user with an on-chip track/hold, A/D converter, reference and serial interface housed in an 8-lead package. The serial clock input accesses data from the part and also provides the clock source for the successive approximation A/D converter. The part can be configured for single-channel or dual-channel operation. When configured as a single-channel part, the analog input range is 0 to V applied V
can be between +1.2 V and VDD). When the
REF
(where the externally-
REF
AD7887 is configured for two input channels, the input range is determined by internal connections to be 0 to V
DD
.
If single-channel operation is required, the AD7887 can be operated in a read-only mode by tying the DIN line permanently to GND. For applications where the user wants to change the mode of operation or wants to operate the AD7887 as a dual­channel A/D converter, the DIN line can be used to clock data into the part’s control register.

CONVERTER OPERATION

The AD7887 is a successive approximation analog-to-digital converter based around a charge redistribution DAC. Figures 5 and 6 show simplified schematics of the ADC. Figure 5 shows the ADC during its acquisition phase. SW2 is closed and SW1 is in position A, the comparator is held in a balanced condition and the sampling capacitor acquires the signal on AIN.
–8–
Figure 5. ADC Acquisition Phase
REV. B
AD7887
When the ADC starts a conversion (see Figure 6), SW2 will open and SW1 will move to Position B causing the comparator to become unbalanced. The control logic and the charge redis­tribution DAC are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. When the comparator is rebal­anced the conversion is complete. The control logic generates the ADC output code. Figure 7 shows the ADC transfer function.
CHARGE
REDISTRIBUTION
DAC
SAMPLING
A
V
IN
SW1
AGND
CAPACITOR
B
CONVERSION
PHASE
REF IN/REF OUT/2
SW2
COMPARATOR
CONTROL
LOGIC
Figure 6. ADC Conversion Phase

ADC TRANSFER FUNCTION

The output coding of the AD7887 is straight binary. The de­signed code transitions occur at successive integer LSB values (i.e., 1 LSB, 2 LSBs, etc.). The LSB size is = V
/4096. The
REF
ideal transfer characteristic for the AD7887 is shown in Figure 7.
111...111
111...110
111...000
ADC CODE
011...111
1LSB = V
REF
/4096
SUPPLY +2.7V
TO +5.25V
10mF
0.1mF
SERIAL
V
DD
INTERFACE
AD7887
0V TO V
INPUT
DD
AIN1
AIN2
GND
SCLK
DOUT
DIN
CS
mC/mP
Figure 8. Typical Connection Diagram
Analog Input
Figure 9 shows an equivalent circuit of the analog input structure of the AD7887. The two diodes D1 and D2 provide ESD pro­tection for the analog inputs. Care must be taken to ensure that the analog input signal never exceeds the supply rails by more than 200 mV. This will cause these diodes to become forward biased and start conducting current into the substrate. 20 mA is the maximum current these diodes can conduct without causing irreversible damage to the part. However, it is worth noting that a small amount of current (1 mA) being conducted into the substrate due to an overvoltage on an unselected channel can cause inaccurate conversions on a selected channel. The capaci­tor C1 in Figure 9 is typically about 4 pF and can primarily be attributed to pin capacitance. The resistor R1 is a lumped component made up of the on resistance of a multiplexer and a switch. This resistor is typically about 100 . The capacitor C2 is the ADC sampling capacitor and typically has a capacitance of 20 pF.
Note: The analog input capacitance seen when in track mode is typically 38 pF while in hold mode it is typically 4 pF.
000...010
000...001
000...000 0V
0.5LSB ANALOG INPUT
– 1.5LSB
+V
REF
Figure 7. Transfer Characteristic

TYPICAL CONNECTION DIAGRAM

Figure 8 shows a typical connection diagram for the AD7887. The GND pin is connected to the analog ground plane of the system. The part is in dual-channel mode so V connected to a well decoupled V input range of 0 V to V
. The conversion result is output in a
DD
pin to provide an analog
DD
is internally
REF
16-bit word with four leading zeros followed by the MSB of the 12-bit result. For applications where power consumption is of concern, the automatic power-down at the end of conversion should be used to improve power performance. See Modes of Operation section of the data sheet.
V
DD
D1
V
IN
C1 4pF
D2
CONVERSION PHASE – SWITCH OPEN TRACK PHASE – SWITCH CLOSED
R1
C2
20pF
Figure 9. Equivalent Analog Input Circuit
For ac applications, removing high frequency components from the analog input signal is recommended by use of an RC low­pass filter on the relevant analog input pin. In applications where harmonic distortion and signal to noise ratio are critical, the analog input should be driven from a low impedance source. Large source impedances will significantly affect the ac perfor­mance of the ADC. This may necessitate the use of an input buffer amplifier. The choice of the op amp will be a function of the particular application.
When no amplifier is used to drive the analog input the source impedance should be limited to low values. The maximum source impedance will depend on the amount of total harmonic distortion (THD) that can be tolerated. The THD will increase
REV. B
–9–
AD7887
as the source impedance increases and performance will degrade. Figure 10 shows a graph of the total harmonic distortion versus analog input signal frequency for different source impedances.
–65
THD vs. FREQUENCY FOR DIFFERENT SOURCE IMPEDANCES
VDD = 5V
–70
5V EXT REFERENCE
–75
THD – dB
–80
–85
–90
0.15 42.14
RIN = 10V, CIN = 10nF
10.89 31.5921.14 INPUT FREQUENCY – kHz
RIN = 1kV, CIN = 100pF
RIN = 50V, CIN = 2.2nF
49.86
Figure 10. THD vs. Analog Input Frequency
On-Chip Reference
The AD7887 has an on-chip 2.5 V reference. This reference can be enabled or disabled by clearing or setting the REF bit in the control register respectively. If the on-chip reference is to be used externally in a system then it must be buffered before it is applied elsewhere. If an external reference is applied to the device, then the internal reference is automatically overdriven. However, it is advised to disable the internal reference by setting the REF bit in the control register when an external reference is applied in order to obtain optimum performance from the de­vice. When the internal reference is disabled, SW1 in Figure 11 will open and the input impedance seen at the AIN1/V
REF
pin is the input impedance of the reference buffer, which is in the region of gigaohms. When the internal reference is enabled the input impedance seen at the pin is typically 10 k. When the AD7887 is operated in two-channel mode, the reference is taken from V
internally and not from the on-chip 2.5 V reference.
DD
AIN1/V
REF
SW1
10kV
2.5V
PM1 = PM0 = 0, the part will enter shutdown on the rising edge of CS and power up from shutdown on the falling edge of CS. If CS is brought high during the conversion in this mode, the part will immediately enter shutdown.
Power-Up Times
The AD7887 has an approximate 1 µs power-up time when powering up from standby or when using an external reference. When V
is first connected the AD7887 will power up in
DD
Mode 1, i.e., PM1 = PM0 = 0. The part is put into shutdown on the rising edge of CS in this mode. A subsequent power-up from shutdown will take approximately 5 µs. The AD7887 wake-up time is very short in the autostandby mode so it is possible to wake-up the part and carry out a valid conversion in the same read/write operation.

POWER VS. THROUGHPUT RATE

By operating the AD7887 in autoshutdown, autostandby mode or Mode 1, the average power consumption of the AD7887 decreases at lower throughput rates. Figure 12 shows how, as the throughput rate is reduced, the device remains in its power­down state longer and the average power consumption over time drops accordingly.
For example if the AD7887 is operated in a continuous sam­pling mode with a throughput rate of 10 kSPS and a SCLK of 2 MHz (V
= 5 V), and if PM1 = 1 and PM0 = 0, i.e., the
DD
device is in autoshutdown mode, and the on-chip reference is used, the power consumption is calculated as follows. The power dissipation during normal operation is 3.5 mW (V
= 5 V). If
DD
the power-up time is 5 µs, and the remaining conversion plus acquisition time is 15.5 t
, i.e., approximately 7.75 µs, (see
SCLK
Figure 15a), the AD7887 can be said to dissipate 3.5 mW for
12.75 µs during each conversion cycle. If the throughput rate is 10 kSPS, the cycle time is 100 µs and the average power dissi- pated during each cycle is (12.75/100) × (3.5 mW) = 446.25 µW. If V
= 3 V, SCLK = 2 MHz and the device is again in auto-
DD
shutdown mode using the on-chip reference, then the power dissipation during normal operation is 2.1 mW. The AD7887 can now be said to dissipate 2.1 mW for 12.75 µs during each conversion cycle. With a throughput rate of 10 kSPS, the aver­age power dissipated during each cycle is (12.75/100) × (2.1 mW) = 267.75 µW. Figure 12 shows the Power vs. Throughput Rate for automatic shutdown with both 5 V and 3 V supplies.
10
Figure 11. On-Chip Reference Circuitry

POWER-DOWN OPTIONS

The AD7887 provides flexible power management to allow the user to achieve the best power performance for a given through­put rate.
The power management options are selected by programming the power management bits (i.e., PM1 and PM0) in the control register. Table II summarizes the available options. When the power management bits are programmed for either of the auto power-down modes, the part will enter power-down mode on the 16th rising SCLK edge after the falling edge of CS. The first falling SCLK edge after the CS falling edge will cause the part to power up again. When the AD7887 is in Mode 1, i.e.,
–10–
VDD = 5V
1
POWER – mW
0.1
0.01 0
SCLK = 2MHz
VDD = 3V SCLK = 2MHz
10
THROUGHPUT – kSPS
20 30 40 50
Figure 12. Power vs. Throughput
REV. B
AD7887

MODES OF OPERATION

The AD7887 has a number of different modes of operation. These are designed to provide flexible power management op­tions. These options can be chosen to optimize the power dissi­pation/throughput rate ratio for differing application requirements. The modes of operation are controlled by the PM1 and PM0 bits of the Control Register as previously outlined. For read-only operation of the AD7887, the default mode of all 0s in the Con­trol Register can be set up by tying the DIN line permanently low.
Mode 1 (PM1 = 0, PM0 = 0)
This mode allows the user to control the powering down of the part via the CS pin. Whenever CS is low, the AD7887 is fully powered up; whenever CS is high, the AD7887 is in full shut­down. When CS goes from high to low, all on-chip circuitry starts to power up. It takes approximately, 5 µs for the AD7887 internal circuitry to be fully powered up. As a result, a conver­sion (or sample-and-hold acquisition) should not be initiated during this 5 µs.
Figure 13 shows a general diagram of the operation of the AD7887 in this mode. The input signal is sampled on the second rising edge of SCLK following the CS falling edge. The user should ensure that 5 µs elapses between the falling edge of CS and the second rising edge of SCLK. In microcontroller applications, this is readily achievable by driving the CS input from one of the port lines and ensuring that the serial data read (from the micro­controllers serial port) is not initiated for 5 µs. In DSP applica­tions, where the CS is generally derived from the serial frame synchronization line, it is usually not possible to separate the CS
falling edge and second SCLK rising edge by up to 5 µs without affecting the speed of the rest of the serial clock. Therefore, the user will need to write to the Control Register to exit this mode and (by writing PM1 = 0 and PM0 = 1) put the part into Mode 2, i.e., normal mode. A second conversion will then need to be initiated when the part is powered-up to get a conversion result. The write operation which takes place in conjunction with this second conversion can put the part back into Mode 1 and the part will go into power-down mode when CS returns high.
Mode 2 (PM1 = 0, PM0 = 1)
In this mode of operation, the AD7887 remains fully powered up regardless of the status of the CS line. It is intended for fastest throughput rate performance as the user does not have to worry about the 5 µs power-up time previously mentioned. Figure 14 shows the general diagram of the operation of the AD7887 in this mode.
The data presented to the AD7887 on the DIN line during the first eight clock cycles of the data transfer are loaded to the Control Register. To continue to operate in this mode, the user must ensure that PM1 is loaded with 0 and PM0 is loaded with 1 on every data transfer.
The falling edge of CS initiates the sequence and the input signal is sampled on the second rising edge of the SCLK input. Sixteen serial clock cycles are required to complete the conver­sion and access the conversion result. Once a data transfer is complete (CS has returned high), another conversion can be initiated immediately by bringing CS low again.
THE PART POWERS UP ON CS
FALLING EDGE AS PM1 AND PM0 = 0
CS
1
SCLK
DOUT
DIN
4 LEADING ZEROS + CONVERSION RESULT
CONTROL REGISTER DATA IS LOADED ON THE FIRST 8 CLOCKS.
PM1 AND PM0 = 0 TO KEEP THE PART IN THIS MODE
Figure 13. Mode 1 Operation
CS
1
SCLK
DOUT
DIN
4 LEADING ZEROS + CONVERSION RESULT
THE PART POWERS DOWN ON CS
RISING EDGE AS PM1 AND PM0 = 0
DATA IN
THE PART REMAINS POWERED UP
AT ALL TIMES AS
PM1 = 0 AND PM0 = 1
DATA IN
16
16
REV. B
CONTROL REGISTER DATA IS LOADED ON THE FIRST 8 CLOCKS.
PM1 = 0 AND PM0 = 1 TO KEEP THE PART IN THIS MODE
Figure 14. Mode 2 Operation
–11–
AD7887
Mode 3 (PM1 = 1, PM0 = 0)
In this mode, the AD7887 automatically enters its full shutdown mode at the end of every conversion. It is similar to Mode 1 except that the status of CS does not have any effect on the power-down status of the AD7887.
Figure 15a shows the general diagram of the operation of the AD7887 in this mode. On the first falling SCLK edge after CS goes low, all on-chip circuitry starts to power up. It takes ap­proximately, 5 µs for the AD7887 internal circuitry to be fully powered up. As a result, a conversion (or sample-and-hold acquisition) should not be initiated during this 5 µs. The input signal is sampled on the second rising edge of SCLK following the CS falling edge. The user should ensure that 5 µs elapses between the first falling edge of SCLK and the second rising edge of SCLK after the CS falling edge as shown in Figure 15a. In microcontroller applications (or with a slow serial clock) this is readily achievable by driving the CS input from one of the port lines and ensuring that the serial data read (from the micro­controller’s serial port) is not initiated for 5 µs. However, for higher speed serial clocks it will not be possible to have a 5 µs delay between powering up and the first rising edge of the SCLK. Therefore, the user will need to write to the Control Register to exit this mode and (by writing PM1 = 0 and PM0 = 1) put the
THE PART ENTERS
SHUTDOWN AT THE END OF
CONVERSION AS PM1 = 1 AND PM0 = 0
SHUTDOWN ON SCLK FALLING EDGE AS
part into Mode 2. A second conversion will then need to be initiated when the part is powered up to get a conversion result, as shown in Figure 15b. The write operation that takes place in conjunction with this second conversion can put the part back into Mode 3 and the part will go into power-down mode when the conversion sequence ends.
Mode 4 (PM1 = 1, PM0 = 1)
In this mode, the AD7887 automatically enters a standby (or sleep) mode at the end of every conversion. In this standby mode, all on-chip circuitry, apart from the on-chip reference, is powered down. This mode is similar to Mode 3 but in this case, the power-up time is much shorter as the on-chip reference remains powered up at all times.
Figure 16 shows the general diagram of the operation of the AD7887 in this mode. On the first falling SCLK edge after CS goes low, the AD7887 comes out of standby. The AD7887 wake-up time is very short in this mode so it is possible to wake­up the part and carry out a valid conversion in the same read/ write operation. The input signal is sampled on the second rising edge of SCLK following the CS falling edge. At the end of conversion (last rising edge of SCLK) the part automatically enters its standby mode.
THE PART POWERS UP FROM
PM1 = 1 AND PM0 = 0
CS
SCLK
DOUT
DIN
1
4 LEADING ZEROS + CONVERSION RESULT
DATA IN
CONTROL REGISTER DATA IS LOADED ON THE
FIRST 8 CLOCKS. PM1 = 1 AND PM0 = 0
THE PART ENTERS
SHUTDOWN AT THE END
OF CONVERSION AS
PM1 = 1 AND PM0 = 0
CS
1
SCLK
DOUT
4 LEADING ZEROS
+ CONVERSION RESULT
16
Figure 15a. Mode 3 Operation
THE PART BEGINS TO POWER
UP FROM SHUTDOWN
168
1
+ CONVERSION RESULT
THE PART REMAINS POWERED UP
AS PM1 = 0 AND PM0 = 1
4 LEADING ZEROS
1162
t
= 5ms
10
4 LEADING ZEROS + CONVERSION RESULT
DATA IN
PM1 = 1 AND PM0 = 0 TO KEEP THE
PART IN THIS MODE
SHUTDOWN AT THE END OF
168
1
4 LEADING ZEROS
+ CONVERSION RESULT
THE PART ENTERS
CONVERSION AS PM1 = 1
AND PM0 = 0
8
16
DIN
CONTROL REGISTER DATA IS LOADED ON
THE FIRST 8 CLOCKS. PM1 = 1 AND PM0 = 0
DATA IN
DATA IN
PM1 = 0 AND PM0 = 1 TO PLACE
THE PART IN NORMAL MODE
Figure 15b. Mode 3 Operation
–12–
DATA IN
PM1 = 1 AND PM0 = 0 TO PLACE
THE PART BACK IN MODE 3
REV. B
AD7887
THE PART ENTERS
STANDBY AT THE END OF
CONVERSION AS
PM1 = 1 AND PM0 = 1
CS
16
SCLK
DOUT
DIN
1
4 LEADING ZEROS + CONVERSION RESULT
DATA IN
CONTROL REGISTER DATA IS LOADED ON
THE FIRST 8 CLOCKS. PM1 = 1 AND PM0 = 1
Figure 16. Mode 4 Operation

SERIAL INTERFACE

Figure 17 shows the detailed timing diagrams for serial interfac­ing to the AD7887. The serial clock provides the conversion clock and also controls the transfer of information to and from the AD7887 during conversion.
CS initiates the data transfer and conversion process. For some modes, the falling edge of CS wakes up the part. In all cases, it gates the serial clock to the AD7887 and puts the on-chip track/ hold into track mode. The input signal is sampled on the second rising edge of the SCLK input after the falling edge of CS. Thus, the first one and one-half clock cycles after the falling edge of CS are when the acquisition of the input signal takes place. This time is denoted as the acquisition time (t
). In modes where
ACQ
the falling edge of CS wakes up the part, the acquisition time must allow for the wake-up time of 5 µs. The on-chip track/hold goes from track mode to hold mode on the second rising edge of SCLK and a conversion is also initiated on this edge. The con­version process takes a further fourteen and one-half SCLK cycles to complete. The rising edge of CS will put the bus back into three-state. If CS is left low a new conversion will be initiated.
In dual-channel operation, the input channel that is sampled is the one that was selected in the previous write to the Control Register. Thus, in dual-channel operation the user must write ahead the channel for conversion. In other words, the user must
THE PART POWERS UP
FROM STANDBY ON SCLK
FALLING EDGE AS PM1 = 1
AND PM0 = 1
1
4 LEADING ZEROS + CONVERSION RESULT
DATA IN
PM1 = 1 AND PM0 = 1 TO KEEP
THE PART IN THIS MODE
16
write the channel address for the next conversion while the present conversion is in progress.
Writing of information to the Control Register takes place on the first eight rising edges of SCLK in a data transfer. The Control Register is always written to when a data transfer takes place. However, the AD7887 can be operated in a read-only mode by tying DIN low, thereby loading all 0s to the Control Register every time. When operating the AD7887 in write/read mode, the user must be careful to always set up the correct information on the DIN line when reading data from the part.
Sixteen serial clock cycles are required to perform the conversion process and to access data from the AD7887. In applications where the first serial clock edge, following CS going low, is a falling edge, this edge clocks out the first leading zero. Thus, the first rising clock edge on the SCLK clock has the first leading zero provided. In applications where the first serial clock edge, following CS going low, is a rising edge, the first leading zero may not be set up in time for the processor to read it correctly. However, subsequent bits are clocked out on the falling edge of SCLK so that they are provided to the processor on the follow­ing rising edge. Thus, the second leading zero is clocked out on the falling edge subsequent to the first rising edge. The final bit in the data transfer is valid on the sixteenth rising edge, having being clocked out on the previous falling edge.
REV. B
CS
SCLK
DOUT
DIN
THREE-
STATE
t
ACQ
t
1
156
t
2
t
4
t
5
DONTC
t
6
234
t
7
4 LEADING ZEROS
ZERO
REF SIN/DUAL CH PM1 PM0
t
3
t
CONVERT
DB11
15
DB10 DB9
ZERO
Figure 17. Serial Interface Timing Diagram
–13–
16
t
8
THREE-
DB0
STATE
AD7887

MICROPROCESSOR INTERFACING

The serial interface on the AD7887 allows the part to be directly connected to a range of many different microprocessors. This section explains how to interface the AD7887 with some of the more common microcontroller and DSP serial interface protocols.
AD7887 to TMS320C5x
The serial interface on the TMS320C5x uses a continuous serial clock and frame synchronization signals to synchronize the data transfer operations with peripheral devices like the AD7887. The CS input allows easy interfacing with an inverter between the serial clock of the TMS320C5x and the AD7887 being the only glue logic required. The serial port of the TMS320C5x is set up to operate in burst mode with internal CLKX (TX serial clock) and FSX (TX frame sync). The serial port control regis­ter (SPC) must have the following setup: FO = 0, FSM = 1, MCM = 1 and TXM = 1. The connection diagram is shown in Figure 18.
AD7887*
SCLK
DOUT
DIN
CS
*ADDITIONAL PINS OMITTED FOR CLARITY
TMS320C5x*
CLKX CLKR
DR
DT
FSX FSR
Figure 18. Interfacing to the TMS320C5x
AD7887 to ADSP-21xx
The ADSP-21xx family of DSPs are easily interfaced to the AD7887 with an inverter between the serial clock of the ADSP­21xx and the AD7887. This is the only glue logic required. The SPORT control register should be set up as follows:
TFSW = RFSW = 1, Alternate Framing INVRFS = INVTFS = 1, Active Low Frame Signal DTYPE = 00, Right Justify Data SLEN = 1111, 16-Bit Data Words ISCLK = 1, Internal Serial Clock TFSR = RFSR = 1, Frame Every Word IRFS = 0 ITFS = 1
The connection diagram is shown in Figure 19. The ADSP­21xx has the TFS and RFS of the SPORT tied together, with TFS set as an output and RFS set as an input. The DSP oper­ates in Alternate Framing Mode and the SPORT control regis­ter is set up as described. The Frame synchronization signal generated on the TFS is tied to CS and as with all signal pro­cessing applications equidistant sampling is necessary. In this example however, the timer interrupt is used to control the sampling rate of the ADC and under certain conditions, equi­distant sampling may not be achieved.
The Timer registers etc., are loaded with a value that will pro­vide an interrupt at the required sample interval. When an inter­rupt is received, a value is transmitted with TFS/DT (ADC control word). The TFS is used to control the RFS and hence the reading of data. The frequency of the serial clock is set in the SCLKDIV register. When the instruction to transmit with TFS is given (i.e., AX0 = TX0), the state of the SCLK is checked. The DSP will wait until the SCLK has gone High, Low and High before transmission will start. If the timer and SCLK values are chosen such that the instruction to transmit occurs on or near the rising edge of SCLK, the data may be transmitted or it may wait until the next clock edge.
For example, the ADSP-2111 has a master clock frequency of 16 MHz. If the SCLKDIV register is loaded with the value 3 then a SCLK of 2 MHz is obtained, and 8 master clock periods will elapse for every 1 SCLK period. If the timer registers are loaded with the value 803, then 100.5 SCLKs will occur be­tween interrupts and subsequently between transmit instruc­tions. This situation will result in nonequidistant sampling as the transmit instruction is occurring on an SCLK edge. If the number of SCLKs between interrupts is a whole integer number of N, equidistant sampling will be implemented by the DSP.
AD7887*
SCLK
DOUT
DIN
CS
*ADDITIONAL PINS OMITTED FOR CLARITY
ADSP-21xx*
SCLK DR
DT RFS TFS
Figure 19. Interfacing to the ADSP-21xx
AD7887 to DSP56xxx
The connection diagram in Figure 20 shows how the AD7887 can be connected to the SSI (Synchronous Serial Interface) of the DSP56xxx family of DSPs from Motorola. The SSI is oper­ated in Synchronous Mode (SYN bit in CRB = 1) with inter­nally generated 1-bit clock period frame sync for both TX and RX (Bits FSL1 =1 and FSL0 =0 in CRB). Set the word length to 16 by setting bits WL1 = 1 and WL0 = 0 in CRA. An inverter is also necessary between the SCLK from the DSP56xxx and the SCLK pin of the AD7887 as shown in Figure 20.
AD7887*
SCLK DOUT
DIN
CS
*ADDITIONAL PINS OMITTED FOR CLARITY
DSP56xxx*
SCK SRD STD SC2
Figure 20. Interfacing to the DSP56xxx
–14–
REV. B
AD7887
AD7887 to MC68HC11
The Serial Peripheral Interface (SPI) on the MC68HC11 is configured for Master Mode (MSTR = 1), Clock Polarity Bit (CPOL) = 1 and the Clock Phase Bit (CPHA) = 1. The SPI is configured by writing to the SPI Control Register (SPCR)—see 68HC11 user manual. The serial transfer will take place as two 8-bit operations. A connection diagram is shown in Figure 21.
AD7887*
SCLK
DOUT
DIN
CS
*ADDITIONAL PINS OMITTED FOR CLARITY
MC68HC11*
SCLK/PD4 MISO/PD2 MOSI/PD3
PA0
Figure 21. Interfacing to the MC68HC11
AD7887 to 8051
It is possible to implement a serial interface using the data ports on the 8051. This allows a full duplex serial transfer to be implemented. The technique involves “bit-banging” an I/O port (e.g., P1.0) to generate a serial clock and using two other I/O ports (e.g., P1.1 and P1.2) to shift data in and out—see Figure 22.
AD7887*
SCLK DOUT
DIN
CS
*ADDITIONAL PINS OMITTED FOR CLARITY
8051*
P1.0 P1.1 P1.2
P1.3
Figure 22. Interfacing to the 8051 Using I/O Ports
AD7887 to PIC16C6x/7x
The PIC16C6x Synchronous Serial Port (SSP) is configured as an SPI Master with the Clock Polarity Bit = 1. This is done by writing to the Synchronous Serial Port Control Register (SSPCON). See user PIC16/17 Microcontroller User Manual. Figure 23 shows the hardware connections needed to interface to the PIC16C6x/7x. In this example I/O port RA1 is being used to pulse CS. This microcontroller only transfers eight bits of data during each serial transfer operation. Therefore two consecu­tive read/write operations are needed.
AD7887*
SCLK
DOUT
DIN
CS
PIC16C6x/7x*
SCK/RC3 SDI/RC4
SDO/RC5
RA1
APPLICATION HINTS Grounding and Layout
The AD7887 has very good immunity to noise on the power supplies as can be seen in Figure 4. However, care should still be taken with regard to grounding and layout.
The printed circuit board that houses the AD7887 should be designed so the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. A minimum etch technique is generally best for ground planes as it gives the best shielding. Digital and analog ground planes should be joined in only one place, as close as possible to the GND pin of the AD7887. If the AD7887 is in a system where multiple devices require AGND-to-DGND connections, the connection should still be made at one point only, a star ground point, which should be established as close as possible to the AD7887.
Avoid running digital lines under the device as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7887 to avoid noise coupling. The power supply lines to the AD7887 should use as large a trace as pos­sible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals like clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and clock signals should never be run near the analog inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This will reduce the effects of feedthrough through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes while signals are placed on the solder side.
Good decoupling is also important. All analog supplies should be decoupled with 10 µF tantalum in parallel with 0.1 µF capacitors to AGND. To achieve the best from these decoupling components, they must be placed as close as possible to the device, ideally right up against the device.
Evaluating the AD7887 Performance
The recommended layout for the AD7887 is outlined in the evaluation board for the AD7887. The evaluation board pack­age includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from the PC via the EVAL-CONTROL BOARD. The EVAL-CON­TROL BOARD can be used in conjunction with the AD7887 Evaluation board, as well as many other Analog Devices evalua­tion boards ending in the CB designator, to demonstrate/ evaluate the ac and dc performance of the AD7887.
The software allows the user to perform ac (fast Fourier trans­form) and dc (histogram of codes) tests on the AD7887.
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 23. Interfacing to the PIC16C6x/7x
REV. B
–15–
AD7887
0.1574 (4.00)
0.1497 (3.80)
PIN 1
0.0098 (0.25)
0.0040 (0.10) SEATING
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
8-Lead Narrow Body (SOIC)
(SO-8)
0.1 968 (5.00)
0.1 890 (4.80)
85
0.0500 (1.27)
PLANE
0.2440 (6.20)
0.2284 (5.80)
41
BSC
0.0192 (0.49)
0.0138 (0.35)
0.0688 (1.75)
0.0532 (1.35)
0.0098 (0.25)
0.0075 (0.19)
8-Lead mSOIC
(RM-8)
0.122 (3.10)
0.114 (2.90)
0.0196 (0.50)
0.0099 (0.25)
88
0.0500 (1.27)
08
0.0160 (0.41)
C3477b–2–9/99
3 458
0.122 (3.10)
0.114 (2.90)
0.006 (0.15)
0.002 (0.05) SEATING
PLANE
85
1
PIN 1
0.0256 (0.65) BSC
0.120 (3.05)
0.112 (2.84)
0.018 (0.46)
0.008 (0.20)
0.199 (5.05)
0.187 (4.75)
4
0.043 (1.09)
0.037 (0.94)
0.011 (0.28)
0.003 (0.08)
0.120 (3.05)
0.112 (2.84)
338 278
0.028 (0.71)
0.016 (0.41)
–16–
PRINTED IN U.S.A.
REV. B
Loading...