500 kSPS (Normal Mode)
INL: 2.5 LSB Max (0.0038% of Full Scale)
16-Bit Resolution with No Missing Codes
S/(N+D): 90 dB Typ @ 180 kHz
THD: –100 dB Typ @ 180 kHz
Analog Input Voltage Ranges
Bipolar: 10 V, 5 V, 2.5 V
Unipolar: 0 V to 10 V, 0 V to 5 V, 0 V to 2.5 V
Both AC and DC Specifications
No Pipeline Delay
Parallel (8/16 Bits) and Serial 5 V/3 V Interface
®
/QSPI™/MICROWIRE™/DSP Compatible
SPI
Single 5 V Supply Operation
Power Dissipation
64 mW Typical
15 W @ 100 SPS
Power-Down Mode: 7 W Max
Package: 48-Lead Quad Flatpack (LQFP)
Package: 48-Lead Chip Scale (LFCSP)
Pin-to-Pin Compatible Upgrade of the AD7664/AD7663
APPLICATIONS
Data Acquisition
Communication
Instrumentation
Spectrum Analysis
Medical Instruments
Process Control
AD7665
*
FUNCTIONAL BLOCK DIAGRAM
DGNDDVDDAVDD AGND REF REFGND
PD
4R
4R
2R
R
SWITCHED
CAP DAC
CONTROL LOGIC AND
CALIBRATION CIRCUITRY
AD7665
CLOCK
CNVSTIMPULSEWARP
SERIAL
PORT
PARALLEL
INTERFACE
16
OVDD
OGND
SER/PAR
BUSY
D[15:0]
CS
RD
OB/2C
BYTESWAP
IND(4R)
INC(4R)
INB(2R)
INA(R)
INGND
RESET
PulSAR Selection
Type/kSPS100–250500–570800–1000
PseudoAD7660AD7650
DifferentialAD7664
True BipolarAD7663AD7665AD7671
True DifferentialAD7675AD7676AD7677
18-BitAD7678AD7673AD7674
Simultaneous/AD7654AD7665
Multichannel
GENERAL DESCRIPTION
The AD7665 is a 16-bit, 570 kSPS, charge redistribution SAR,
analog-to-digital converter that operates from a single 5 V power
supply. It contains a high speed 16-bit sampling ADC, a resistor
input scaler that allows various input ranges, an internal conversion clock, error correction circuits, and both serial and parallel
system interface ports.
The AD7665 is hardware factory-calibrated and is comprehensively tested to ensure such ac parameters as signal-to-noise ratio
(SNR) and total harmonic distortion (THD), in addition to the
more traditional dc parameters of gain, offset, and linearity.
It features a very high sampling rate mode (Warp), a fast mode
(Normal) for asynchronous conversion rate applications, and for
low power applications, a reduced power mode (Impulse) where
the power is scaled with the throughput.
*Patent pending
REV. B
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective companies.
It is fabricated using Analog Devices’ high performance, 0.6 micron
CMOS process and is available in a 48-lead LQFP and a tiny
48-lead LFCSP with operation specified from –40°C to +85°C.
PRODUCT HIGHLIGHTS
1. Fast Throughput
The AD7665 is a very high speed (570 kSPS in Warp Mode
and 500 kSPS in Normal Mode), charge redistribution, 16-bit
SAR ADC.
2. Single-Supply Operation
The AD7665 operates from a single 5 V supply, dissipates
only 64 mW typical, even lower when a reduced throughput
is used with the reduced power mode (Impulse) and a powerdown mode.
3. Superior INL
The AD7665 has a maximum integral nonlinearity of 2.5 LSB
with no missing 16-bit code.
4. Serial or Parallel Interface
Versatile parallel (8 bits or 16 bits) or 2-wire serial interface
arrangement compatible with both 3 V or 5 V logic.
±4 REF
±2 REFV
±REFV
0 V to 4 REFV
0 V to 2 REFV
0 V to REFV
NOTES
1
2
3
TIMING SPECIFICATIONS
Parameter
2
Typical analog input impedance.
With REF = 3 V, in this range, the input should be limited to –11 V to +12 V.
For this range the input is high impedance.
V
IN
IN
IN
IN
IN
IN
INGNDINGNDREF5.85 kW
V
IN
V
IN
V
IN
V
IN
V
IN
(–40C to +85C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.)
INGNDREF3.41 kW
V
IN
REF2.56 kW
INGNDINGND3.41 kW
V
IN
V
IN
INGND2.56 kW
V
IN
Note 3
SymbolMinTypMaxUnit
Refer to Figures 11 and 12
Convert Pulsewidtht
Time between Conversionst
1
2
5ns
1.75/2/2.25Note 1µs
(Warp Mode/Normal Mode/Impulse Mode)
CNVST LOW to BUSY HIGH Delayt
BUSY HIGH All Modes Except in Master Serial Read aftert
3
4
30ns
0.75/1/1.25µs
Convert Mode (Warp Mode/Normal Mode/Impulse Mode)
Aperture Delayt
End of Conversion to BUSY LOW Delayt
Conversion Time (Warp Mode/Normal Mode/Impulse Mode)t
Acquisition Timet
RESET Pulsewidtht
5
6
7
8
9
10ns
1µs
10ns
2ns
0.75/1/1.25µs
Refer to Figures 13, 14, 15, and 16 (Parallel Interface Modes)
CNVST LOW to DATA Valid Delayt
10
0.75/1/1.25µs
(Warp Mode/Normal Mode/Impulse Mode)
DATA Valid to BUSY LOW Delayt
Bus Access Request to DATA Validt
Bus Relinquish Timet
11
12
13
20ns
40ns
515ns
1
REV. B
–3–
AD7665
TIMING SPECIFICATIONS
Parameter
Refer to Figures 17 and 18 (Master Serial Interface Modes)
CS LOW to SYNC Valid Delayt
CS LOW to Internal SCLK Valid Delayt
CS LOW to SDOUT Delayt
CNVST LOW to SYNC Delay (Read during Convert)t
(Warp Mode/Normal Mode/Impulse Mode)
SYNC Asserted to SCLK First Edge Delay
Internal SCLK Period
Internal SCLK HIGH
Internal SCLK LOW
SDOUT Valid Setup Time
SDOUT Valid Hold Time
SCLK Last Edge to SYNC Delay
CS HIGH to SYNC HI-Zt
CS HIGH to Internal SCLK HI-Zt
CS HIGH to SDOUT HI-Zt
BUSY HIGH in Master Serial Read after Convert
CNVST LOW to SYNC Asserted Delayt
3
3
3
3
3
(continued)
3
SymbolMinTypMaxUnit
2
14
15
16
17
3
3
t
18
t
19
t
20
t
21
t
22
t
23
t
24
25
26
27
t
28
29
4ns
2540ns
15ns
9.5ns
4.5ns
2ns
3
(Warp Mode/Normal Mode/Impulse Mode)
Master Serial Read after Convert
SYNC Deasserted to BUSY LOW Delayt
30
Refer to Figures 19 and 21 (Slave Serial Interface Modes)
External SCLK Setup Timet
External SCLK Active Edge to SDOUT Delayt
SDIN Setup Timet
SDIN Hold Timet
External SCLK Periodt
External SCLK HIGHt
External SCLK LOWt
NOTES
1
In Warp Mode only, the maximum time between conversions is 1 ms, otherwise, there is no required maximum time.
2
In Serial Interface Modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C
3
In Serial Master Read During Convert Mode. See Table II for Master Read after Convert Mode.
Specifications subject to change without notice.
31
32
33
34
35
36
37
5ns
316ns
5ns
5ns
25ns
10ns
10ns
of 10 pF; otherwise, the load is 60 pF maximum.
L
10ns
10ns
10ns
25/275/525ns
10ns
10ns
10ns
See Table IIµs
0.75/1/1.25µs
25ns
Table II. Serial Clock Timings in Master Read after Convert
DIVSCLK[1]0011
DIVSCLK[0]0101 Unit
SYNC to SCLK First Edge Delay Minimumt
Internal SCLK Period Minimumt
Internal SCLK Period Maximumt
Internal SCLK HIGH Minimumt
Internal SCLK LOW Minimumt
SDOUT Valid Setup Time Minimumt
SDOUT Valid Hold Time Minimumt
SCLK Last Edge to SYNC Delay Minimumt
BUSY HIGH Width Maximum (Warp)t
BUSY HIGH Width Maximum (Normal)t
BUSY HIGH Width Maximum (Impulse)t
18
19
19
20
21
22
23
24
28
28
28
4202020 ns
2550100200ns
4070140280ns
152550100ns
9.5244999ns
4.5222222ns
243090 ns
360140300ns
1.5235.25µs
1.752.253.255.5µs
22.53.55.75µs
–4–
REV. B
AD7665
36
35
34
33
32
31
30
29
28
27
26
25
13 14
15 16 17 18 19 20 21 22 23 24
1
2
3
4
5
6
7
8
9
10
11
12
48
47 46 45 4439 38 3743 42 41 40
PIN 1
IDENTIFIER
TOP VIEW
(Not to Scale)
AGND
CNVST
PD
RESET
CS
RD
DGND
AGND
AVDD
NC
BYTESWAP
OB/2C
WARP
IMPULSE
NC = NO CONNECT
SER/PAR
D0
D1
D2/DIVSCLK[0]
BUSY
D15
D14
D13
AD7665
D3/DIVSCLK[1]
D12
D4/EXT/INT
D5/INVSYNC
D6/INVSCLK
D7/RDC/SDIN
OGND
OVDD
DVDD
DGND
D8/SDOUT
D9/SCLK
D10/SYNC
D11/RDERROR
NCNCNCNCNC
IND(4R)
INC(4R)
INB(2R)
INA(R)
INGND
REFGND
REF
ABSOLUTE MAXIMUM RATINGS
Analog Inputs
2
, INC2, INB2 . . . . . . . . . . . . . . . . . . . . –11 V to +30 V
IND
1
INA, REF, INGND, REFGND
. . . . . . . . . . . . . . . . . . . . . AGND – 0.3 V to AVDD + 0.3 V
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
2
See Analog Inputs section.
3
Specification is for device in free air: 48-Lead LQFP: qJA = 91°C/W, qJC = 30°C/W.
4
Specification is for device in free air: 48-Lead LFCSP: qJC = 26°C/W.
PIN CONFIGURATION
ST-48 and CP-48
1.6mAI
TO OUTPUT
PIN
*
IN SERIAL INTERFACE MODES, THE SYNC, SCLK, AND
SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD
OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM.
C
L
C
L
60pF
*
500A
Figure 1. Load Circuit for Digital Interface Timing, SDOUT,
SYNC, SCLK Outputs, C
AD7665AST–40°C to +85°CQuad Flatpack (LQFP)ST-48
AD7665ASTRL–40°C to +85°CQuad Flatpack (LQFP)ST-48
AD7665ACP–40°C to +85°CChip Scale (LFCSP)CP-48
AD7665ACPRL–40°C to +85°CChip Scale (LFCSP)CP-48
EVAL-AD7665CB
EVAL-CONTROL BRD2
NOTES
1
This board can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL BRD2 for evaluation/demonstration purposes.
2
This board allows a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. Although
the AD7665 features proprietary ESD protection circuitry, permanent damage may occur on
devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are
recommended to avoid performance degradation or loss of functionality.
REV. B
1
2
Evaluation Board
Controller Board
–5–
AD7665
PIN FUNCTION DESCRIPTION
Pin
No.MnemonicTypeDescription
1AGNDPAnalog Power Ground Pin.
2AVDDPInput Analog Power Pin. Nominally 5 V.
3, 44–48NCNo Connect.
4BYTESWAPParallel Mode Selection (8/16 Bit). When LOW, the LSB is output on D[7:0] and the MSB is
output on D[15:8]. When HIGH, the LSB is output on D[15:8] and the MSB is output on D[7:0].
5OB/2CDIStraight Binary/Binary Twos Complement. When OB/2C is HIGH, the digital output is straight
binary; when LOW, the MSB is inverted, resulting in a twos complement output from its internal
shift register.
6WARPDIMode Selection. When HIGH and IMPULSE LOW, this input selects the fastest mode, the
maximum throughput is achievable, and a minimum conversion rate must be applied in order
to guarantee full specified accuracy. When LOW, full accuracy is maintained independent of
the minimum conversion rate.
7IMPULSEDIMode Selection. When HIGH and WARP LOW, this input selects a reduced Power Mode.
In this mode, the power dissipation is approximately proportional to the sampling rate.
8SER/PARDISerial/Parallel Selection Input. When LOW, the Parallel Port is selected; when HIGH, the
Serial Interface Mode is selected and some bits of the data bus are used as a Serial Port.
9, 10D[0:1]DOBit 0 and Bit 1 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, these outputs
are in high impedance.
11, 12D[2:3] orDI/OWhen SER/PAR is LOW, these outputs are used as Bit 2 and Bit 3 of the Parallel Port Data
Output Bus.
DIVSCLK[0:1]When SER/PAR is HIGH, EXT/INT is LOW and RDC/SDIN is LOW, which is the Serial
Master Read after Convert Mode. These inputs, part of the Serial Port, are used to slow down,
if desired, the internal serial clock that clocks the data output. In the other serial modes, these
pins are high impedance outputs.
13D[4]DI/OWhen SER/PAR is LOW, this output is used as Bit 4 of the Parallel Port Data Output Bus.
or EXT/INTWhen SER/PAR is HIGH, this input, part of the Serial Port, is used as a digital select input for
choosing the internal or an external data clock, called respectively, Master and Slave Modes.
With EXT/INT tied LOW, the internal clock is selected on SCLK output. With EXT/INT set to a
logic HIGH, output data is synchronized to an external clock signal connected to the SCLK
input and the external clock is gated by CS.
14D[5]DI/OWhen SER/PAR is LOW, this output is used as Bit 5 of the Parallel Port Data Output Bus.
or INVSYNCWhen SER/PAR is HIGH, this input, part of the Serial Port, is used to select the active state
of the SYNC signal. When LOW, SYNC is active HIGH. When HIGH, SYNC is active LOW.
15D[6]DI/OWhen SER/PAR is LOW, this output is used as Bit 6 of the Parallel Port Data Output Bus.
or INVSCLKWhen SER/PAR is HIGH, this input, part of the Serial Port, is used to invert the SCLK signal.
It is active in both master and slave mode.
16D[7]DI/OWhen SER/PAR is LOW, this output is used as Bit 7 of the Parallel Port Data Output Bus.
or RDC/SDINWhen SER/PAR is HIGH, this input, part of the Serial Port, is used as either an external data
input or a read mode selection input, depending on the state of EXT/INT.
When EXT/INT is HIGH, RDC/SDIN could be used as a data input to daisy-chain the conversion
results from two or more ADCs onto a single SDOUT line. The digital data level on SDIN is
output on DATA with a delay of 16 SCLK periods after the initiation of the read sequence.
When EXT/INT is LOW, RDC/SDIN is used to select the Read Mode. When RDC/SDIN is
HIGH, the previous data is output on SDOUT during conversion. When RDC/SDIN is LOW,
the data can be output on SDOUT only when the conversion is complete.
17OGNDPInput/Output Interface Digital Power Ground.
18OVDDPInput/Output Interface Digital Power. Nominally at the same supply as the supply of the host
interface (5 V or 3 V).
19DVDDPDigital Power. Nominally at 5 V.
20DGNDPDigital Power Ground.
–6–
REV. B
AD7665
PIN FUNCTION DESCRIPTION (continued)
Pin
No.MnemonicTypeDescription
21D[8]DOWhen SER/PAR is LOW, this output is used as Bit 8 of the Parallel Port Data Output Bus.
or SDOUTWhen SER/PAR is HIGH, this output, part of the Serial Port, is used as a serial data output
synchronized to SCLK. Conversion results are stored in an on-chip register. The AD7665
provides the conversion result, MSB first, from its internal shift register. The data format is
determined by the logic level of OB/2C. In Serial Mode, when EXT/INT is LOW, SDOUT is
valid on both edges of SCLK.
In serial mode, when EXT/INT is HIGH:
If INVSCLK is LOW, SDOUT is updated on the SCLK rising edge and valid on the next
falling edge.
If INVSCLK is HIGH, SDOUT is updated on the SCLK falling edge and valid on the next
rising edge.
22D[9]DI/OWhen SER/PAR is LOW, this output is used as Bit 9 of the Parallel Port Data Output Bus.
or SCLKWhen SER/PAR is HIGH, this pin, part of the Serial Port, is used as a serial data clock input
or output, dependent upon the logic state of the EXT/INT pin. The active edge where the data
SDOUT is updated depends upon the logic state of the INVSCLK pin.
23D[10]DOWhen SER/PAR is LOW, this output is used as Bit 10 of the Parallel Port Data Output Bus.
or SYNCWhen SER/PAR is HIGH, this output, part of the Serial Port, is used as a digital output frame
synchronization for use with the internal data clock (EXT/INT = Logic LOW). When a read
sequence is initiated and INVSYNC is LOW, SYNC is driven HIGH and remains HIGH
while SDOUT output is valid. When a read sequence is initiated and INVSYNC is HIGH,
SYNC is driven LOW and remains LOW while SDOUT output is valid.
24D[11]DOWhen SER/PAR is LOW, this output is used as Bit 11 of the Parallel Port Data Output Bus.
or RDERRORWhen SER/PAR is HIGH and EXT/INT is HIGH, this output, part of the Serial Port, is used as
an incomplete read error flag. In Slave Mode, when a data read is started and not complete when
the following conversion is complete, the current data is lost and RDERROR is pulsed HIGH.
25–28D[12:15]DOBit 12 to Bit 15 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, these outputs
are in high impedance.
29BUSYDOBusy Output. Transitions HIGH when a conversion is started and remains HIGH until the
conversion is complete and the data is latched into the on-chip shift register. The falling edge
of BUSY could be used as a data-ready clock signal.
30DGNDPMust Be Tied to Digital Ground.
31RDDIRead Data. When CS and RD are both LOW, the Interface Parallel or Serial Output Bus is enabled.
32CSDIChip Select. When CS and RD are both LOW, the Interface Parallel or Serial Output Bus is
enabled. CS is also used to gate the external serial clock.
33RESETDIReset Input. When set to a logic HIGH, reset the AD7665. Current conversion, if any, is aborted.
If not used, this pin could be tied to DGND.
34PDDIPower-Down Input. When set to a logic HIGH, power consumption is reduced and conversions
are inhibited after the current one is completed.
35CNVSTDIStart Conversion. A falling edge on CNVST puts the internal sample-and-hold into the hold state
and initiates a conversion. In Impulse Mode (IMPULSE HIGH and WARP LOW), if CNVST
is held LOW when the acquisition phase (t
into the hold state and a conversion is immediately started.
36AGNDPMust Be Tied to Analog Ground.
37REFAIReference Input Voltage.
38REFGNDAIReference Input Analog Ground.
39INGNDAIAnalog Input Ground.
40, 41,INA, INB,AIAnalog Inputs. Refer to Table I for input range configuration.
42, 43INC, IND
NOTES
AI = Analog Input
DI = Digital Input
DI/O = Bidirectional Digital
DO = Digital Output
P = Power
) is complete, the internal sample-and-hold is put
8
REV. B
–7–
AD7665
DEFINITION OF SPECIFICATIONS
Internal Nonlinearity Error (INL)
Linearity error refers to the deviation of each individual code
from a line drawn from “negative full scale” through “positive
full scale.” The point used as negative full scale occurs 1/2 LSB
before the first code transition. Positive full scale is defined as a
level 1 1/2 LSB beyond the last code transition. The deviation is
measured from the middle of each code to the true straight line.
Differential Nonlinearity Error (DNL)
In an ideal ADC, code transitions are 1 LSB apart. Differential
nonlinearity is the maximum deviation from this ideal value. It is
often specified in terms of resolution for which no missing codes
are guaranteed.
Full-Scale Error
The last transition (from 011 . . . 10 to 011 ...11 in twos
complement coding) should occur for an analog voltage 1 1/2 LSB
below the nominal full scale (2.499886 V for the ±2.5 V range).
The full-scale error is the deviation of the actual level of the last
transition from the ideal level.
Bipolar Zero Error
The difference between the ideal midscale input voltage (0 V) and
the actual voltage producing the midscale output code.
Unipolar Zero Error
In Unipolar Mode, the first transition should occur at a level
1/2 LSB above analog ground. The unipolar zero error is the
deviation of the actual transition from that point.
Spurious-Free Dynamic Range (SFDR)
The difference, in decibels (dB), between the rms amplitude of
the input signal and the peak spurious signal.
Effective Number of Bits (ENOB)
A measurement of the resolution with a sine wave input. It is
related to S/(N+D) by the following formula:
ENOBS ND
and is expressed in bits.
Total Harmonic Distortion (THD)
The rms sum of the first five harmonic components to the rms
value of a full-scale input signal, expressed in decibels.
Signal-To-Noise Ratio (SNR)
The ratio of the rms value of the actual input signal to the
rms sum of all other spectral components below the Nyquist
frequency, excluding harmonics and dc. The value for SNR is
expressed in decibels.
Signal To (Noise + Distortion) Ratio (S/[N+D])
The ratio of the rms value of the actual input signal to the rms sum
of all other spectral components below the Nyquist frequency,
including harmonics but excluding dc. The value for S/(N+D) is
expressed in decibels.
Aperture Delay
A measure of the acquisition performance measured from the
falling edge of the CNVST input to when the input signal is
held for a conversion.
Transient Response
The time required for the AD7665 to achieve its rated accuracy
after a full-scale step function is applied to its input.
=+
[]
()
-
176 602..
dB
)
–8–
REV. B
Loading...
+ 16 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.