0.1 A Typical Power Shutdown
Single Supply +2.7 V to +5.5 V Operation
Compact 1.1 mm Height TSSOP 24-Lead Package
AD7396: 12-Bit Resolution
AD7397: 10-Bit Resolution
0.9 LSB Differential Nonlinearity Error
APPLICATIONS
Automotive Output Span Voltage
Portable Communications
Digitally Controlled Calibration
PC Peripherals
GENERAL DESCRIPTION
The AD7396/AD7397 series of dual, 12-bit and 10-bit voltageoutput digital-to-analog converters are designed to operate from
a single +3 V supply. Built using a CBCMOS process, these
monolithic DACs offer the user low cost and ease of use in
single supply +3 V systems. Operation is guaranteed over the
supply voltage range of +2.7 V to +5.5 V, making this device
ideal for battery operated applications.
A 12-bit wide data latch loads with a 45 ns write time allowing
interface to fast processors without wait states. The double
buffered input structure allows the user to load the input
registers one at a time, then a single load strobe tied to both
LDA+LDB inputs will simultaneously update both DAC outputs. LDA and LDB can also be independently activated to
immediately update their respective DAC registers. An address
input (A/B) decodes DACA or DACB when the chip select CS
input is strobed. Additionally, an asynchronous RS input sets
the output to zero-scale at power on or upon user demand.
Power shutdown to submicroamp levels is directly controlled by
the active low SHDN pin. While in the power shutdown state
register data can still be changed even though the output buffer
is in an open circuit state. Upon return to the normal operating
state the latest data loaded in the DAC register will establish the
output voltage.
Dual 12-Bit /10-Bit DACs
AD7396/AD7397
FUNCTIONAL BLOCK DIAGRAM
V
DD
V
OUTA
V
REF
V
OUTB
AGND
LDA
CS
A/B
DATA
LDB
AD7396
12
DGND
DACA
REGISTER
INPUTA
REGISTER
INPUTB
REGISTER
DACB
REGISTER
12
12-BIT
DACA
1
12
12-BIT
DACB
RSSHDN
Both parts are offered in the same pinout, allowing users to
select the amount of resolution appropriate for their applications
without circuit card changes.
The AD7396/AD7397 are specified for operation over the ex-
tended industrial (–40°C to +85°C) temperature range. The
AD7397AR is specified for the –40°C to +125°C automotive
temperature range. AD7396/AD7397s are available in plastic
DIP, and 24-lead SOIC packages. The AD7397ARU is available for ultracompact applications in a thin 1.1 mm height
TSSOP 24-lead package.
1.0
0.8
0.6
0.4
0.2
0.0
DNL – LSB
–0.2
–0.4
–0.6
–0.8
–1.0
0
TA = +258C, +858C, –558C
SUPERIMPOSED
512 1024 1536 2048 2560 3072 3584 4096
CODE – Decimal
VDD = +3V
= +2.5V
V
REF
Figure 1. DNL vs. Digital Code at Temperature
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
Chip Select Write Widtht
DAC Select Setupt
DAC Select Holdt
Data Setupt
Data Holdt
Load Setupt
Load Holdt
Load Pulsewidtht
Reset Pulsewidtht
IL
C
CS
AS
AH
DS
DH
LS
LH
LDW
RSW
IL
IH
IL
0.50.8V max
VDD – 0.64.0V min
1010µA max
1010pF max
4535ns min
3015ns min
00ns min
3015ns min
2010ns min
2020ns min
1010ns min
3030ns min
4030ns min
AC CHARACTERISTICS
Output Slew RateSRData = 000
Settling Time
Shutdown Recovery Timet
6
t
S
SDR
To ±0.1% of Full Scale7060µs typ
DAC GlitchQCode 7FF
to 3FFH to 000
H
to 800H to 7FF
H
H
0.050.05V/µs typ
9080µs typ
H
6565nV/s typ
Digital FeedthroughQ1515nV/s typ
FeedthroughV
OUT/VREFVREF
= 1.5 VDC +1 V p-p
,
Data = 000H, f = 100 kHz–63–63dB typ
SUPPLY CHARACTERISTICS
Power Supply RangeV
Positive Supply CurrentI
Shutdown Supply CurrentI
Power DissipationP
DD RANGE
DD
DD_SD
DISS
DNL < ±1 LSB2.7/5.52.7/5.5V min/max
V
= 0 V, No Load125/200125/200µA typ/max
IL
SHDN = 0, V
V
= 0 V, No Load6001000µW max
IL
= 0 V, No Load0.1/1.50.1/1.5µA typ/max
IL
Power Supply SensitivityPSS∆VDD = ±5%0.0060.006%/% max
NOTES
1
One LSB = V
2
The first two codes (000H, 001H) are excluded from the linearity error measurement.
3
These parameters are guaranteed by design and not subject to production testing.
4
Typicals represent average readings measured at +25°C.
5
All input control signals are specified with tR = tF = 2 ns (10% to 90% of +3 V) and timed from a voltage level of +1.6 V.
6
The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground.
Specifications subject to change without notice.
/4096 V for the 10-bit AD7397.
REF
4
–3–REV. 0
AD7396/AD7397
t
CS
A/B
D0–D11
LDA, LDB
RS
V
OUT
CSW
t
LS
t
AS
t
DS
t
AH
t
DH
t
t
RSW
t
S
LDW
1 LSB
ERROR BAND
t
LH
t
S
DBx
CS
A/B
RS
B REGISTER
1 OF 12
LATCHES
OF THE 2 INPUT
REGISTERS
TO DAC
REGISTERS
Figure 2. Timing Diagram
Figure 3. Digital Control Logic
Table I. Control Logic Truth
CSA/BLDALDBRSSHDNInput RegisterDAC Register
L L HHHX Write to BLatched with Previous Data
L HHHHX Write to ALatched with Previous Data
LLHLHXWrite to BB Transparent
LHLHHXWrite to AA Transparent
HXLLHXLatchedA and B Transparent
HX^^HXLatchedLatched with New Data from Input REG
XXXXLXReset to Zero ScaleReset to Zero Scale
HXXX^ XLatched to ZeroLatched to Zero
^Denotes positive edge. The SHDN pin has no effect on the digital interface data loading; however, while in the SHDN state (SHDN = 0) the output amplifiers V
and V
exhibit an open circuit condition. Note, the LDx inputs are level-sensitive, the respective DAC registers are in a transparent state when LDx = “0.”
OUTB
OUTA
–4–
REV. 0
Loading...
+ 8 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.