85 nV @ 16.7 Hz
Current: 400 μA typical
Power-down: 1 μA maximum
Low noise programmable gain instrumentation amp
Band gap reference with 4 ppm/°C drift typical
Update rate: 4.17 Hz to 470 Hz
3 differential inputs
Internal clock oscillator
Simultaneous 50 Hz/60 Hz rejection
Programmable current sources
On-chip bias voltage generator
Burnout currents
Power supply: 2.7 V to 5.25 V
–40°C to +105°C temperature range
Independent interface power supply
16-lead TSSOP package
Interface
3-wire serial
SPI®, QSPI™, MICROWIRE™, and DSP compatible
Schmitt trigger on SCLK
APPLICATIONS
Thermocouple measurements
RTD measurements
Thermistor measurements
Gas analysis
FUNCTIONAL BLOCK DIAGRAM
GND
DD
ADC with On-Chip In-Amp and Reference
AD7785
Industrial process control
Instrumentation
Portable instrumentation
Blood analysis
Smart transmitters
Liquid/gas chromatography
6-digit DVM
GENERAL DESCRIPTION
The AD7785 is a low power, low noise, complete analog front
end for high precision measurement applications. The AD7785
contains a low noise 20-bit ∑-Δ ADC with three differential
analog inputs. The on-chip, low noise instrumentation amplifier
means that signals of small amplitude can be interfaced directly
to the ADC. With a gain setting of 64, the rms noise is 40 nV
when the update rate equals 4.17 Hz.
The device contains a precision low noise, low drift internal
b
and gap reference and can accept an external differential
reference. Other on-chip features include programmable
excitation current sources, burnout currents, and a bias voltage
generator. The bias voltage generator sets the common-mode
voltage of a channel to AV
The AD7785 can be operated with either the internal clock
r an external clock. The output data rate from the device is
o
software-programmable and can be varied from 4.17 Hz to 470
Hz. The device operates with a power supply from 2.7 V to
5.25 V. It consumes a current of 400 μA typical and is housed in
a 16-lead TSSOP package.
REFIN( +)/AI N3(+)
REFIN(–)/ AIN3(–)
DD
/2.
V
BIAS
AV
DD
AIN1(+)
AIN1(–)
AIN2(+)
AIN2(–)
IOUT1
IOUT2
Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Anal og Devices for its use, nor for any infringements of patents or ot her
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
AVDD = 2.7 V to 5.25 V; DVDD = 2.7 V to 5.25 V; GND = 0 V; all specifications T
Table 1.
Parameter AD7785B1 Unit Test Conditions/Comments
ADC CHANNEL
Output Update Rate 4.17 to 470 Hz nom
No Missing Codes
2
20 Bits min
Resolution See Output Noise and Resolution Specifications
Output Noise and Update Rates See Output Noise and Resolution Specifications
Integral Nonlinearity ±15 ppm of FSR max
Offset Error
Offset Error Drift vs. Temperature
Full-Scale Error
Gain Drift vs. Temperature
3
4
3, 5
4
±1 μV typ
±10 nV/°C typ
±10 μV typ
±1 ppm/°C typ Gain = 1 to 16, external reference
±3 ppm/°C typ Gain = 32 to 128, external reference
Power Supply Rejection 100 dB min AIN = 1 V/gain, gain ≥ 4, external reference
ANALOG INPUTS
Differential Input Voltage Ranges ±V
Absolute AIN Voltage Limits
2
/Gain V nom
REF
Unbuffered Mode GND – 30 mV V min Gain = 1 or 2
AVDD + 30 mV V max
Buffered Mode GND + 100 mV V min Gain = 1 or 2
AVDD – 100 mV V max
In-Amp Active GND + 300 mV V min Gain = 4 to 128
AVDD – 1.1 V max
Common-Mode Voltage, VCM 0.5 V min
Analog Input Current
Buffered Mode or In-Amp Active
Average Input Current
2
±1 nA max Gain = 1 or 2, update rate < 100 Hz
±250 pA max Gain = 4 to 128, update rate < 100 Hz
Average Input Current Drift ±2 pA/°C typ
Unbuffered Mode Gain = 1 or 2
Average Input Current ±400 nA/V typ Input current varies with input voltage
Average Input Current Drift ±50 pA/V/°C typ
Normal Mode Rejection
2
Internal Clock
@ 50 Hz, 60 Hz 65 dB min 80 dB typ, 50 ± 1 Hz, 60 ± 1 Hz, FS[3:0] = 1010
@ 50 Hz 80 dB min 90 dB typ, 50 ± 1 Hz, FS[3:0] = 1001
@ 60 Hz 90 dB min 100 dB typ, 60 ± 1 Hz, FS[3:0] = 1000
External Clock
@ 50 Hz, 60 Hz 80 dB min 90 dB typ, 50 ± 1 Hz, 60 ± 1 Hz, FS[3:0] = 1010
@ 50 Hz 94 dB min 100 dB typ, 50 ± 1 Hz, FS[3:0] = 1001
@ 60 Hz 90 dB min 100 dB typ, 60 ± 1 Hz, FS[3:0] = 1000
Common-Mode Rejection
@ DC 100 dB min AIN = 1 V/gain, gain ≥ 4
@ 50 Hz, 60 Hz
@ 50 Hz, 60 Hz
2
2
100 dB min 50 ± 1 Hz, 60 ± 1 Hz, FS[3:0] = 1010
100 dB min
MIN
to T
, unless otherwise noted.
MAX
= REFIN(+) − REFIN(−) or internal reference,
V
REF
gain = 1 to 128
VCM = (AIN(+) + AIN(−))/2, gain = 4 to 128
6
50 ± 1 Hz (FS[3:0] = 1001)
(FS[3:0] = 1000)
6
, 60 ± 1 Hz
6
6
6
6
6
6
6
Rev. 0 | Page 3 of 32
AD7785
www.BDTIC.com/ADI
Parameter AD7785B1 Unit Test Conditions/Comments
REFERENCE
Internal Reference
Internal Reference Initial Accuracy 1.17 ± 0.01% V min/max AVDD = 4 V, TA = 25°C
Internal Reference Drift
15 ppm/°C max
Power Supply Rejection 85 dB typ
External Reference
External REFIN Voltage 2.5 V nom
Reference Voltage Range
AVDD V max
Absolute REFIN Voltage Limits
AV
Average Reference Input Current 400 nA/V typ
Average Reference Input Current
Drift
Normal Mode Rejection Same as for analog inputs
Common-Mode Rejection 100 dB typ
EXCITATION CURRENT SOURCES
(IEXC1 and IEXC2)
Output Current 10/210/1000 μA nom
Initial Tolerance at 25°C ±5 % typ
Drift 200 ppm/°C typ
Current Matching ±0.5 % typ Matching between IEXC1 and IEXC2; V
Drift Matching 50 ppm/°C typ
Line Regulation (VDD) 2 %/V typ AVDD = 5 V ± 5%
Load Regulation 0.2 %/V typ
Output Compliance
TEMPERATURE SENSOR
Accuracy
Sensitivity
BIAS VOLTAGE GENERATOR
V
AVDD/2 V nom
BIAS
V
Generator Start-Up Time See Figure 10ms/nF typ Dependent on the capacitance on the AIN pin
BIAS
INTERNAL/EXTERNAL CLOCK
Internal Clock
Frequenc y
2
Duty Cycle 50:50 % typ
External Clock
Frequency 64 kHz nom
Duty Cycle 45:55 to 55:45 % typ
LOGIC INPUTS
2
CS
V
, Input Low Voltage 0.8 V max DVDD = 5 V
INL
, Input High Voltage
V
INH
2
4 ppm/°C typ
REFIN = REFIN(+) − REFIN(−)
2
2
0.1 V min
GND − 30 mV
+ 30 mV V max
DD
±0.03 nA/V/°C t
AVDD − 0.65
AVDD − 1.1
GND − 30 mV
±2
0.81
V min
yp
V max 10 μA or 210 μA currents selected
V max 1 mA currents selected
V min
°C typ
mV/°C typ
When V
limited to 0.9 × V
= AVDD, the differential input must be
REF
/gain if the in-amp is active
REF
Applies if user calibrates the temperature sensor
Applies if user calibrates the temperature sensor
64 ± 3% kHz min/max
A 128 kHz external clock can be used if the
-by-2 function is used
divide
(Bit CLK1 = CLK0 = 1)
Applies for external 64 kHz clock; a 128 kHz
an have a less stringent duty cycle
clock c
0.4
2.0
V max
V min
DV
= 3 V
DD
= 3 V or 5 V
DV
DD
OUT
= 0 V
Rev. 0 | Page 4 of 32
AD7785
www.BDTIC.com/ADI
Parameter AD7785B1 Unit Test Conditions/Comments
SCLK, CLK, and DIN (Schmitt-
Triggered Input)
2
VT(+) 1.4/2 V min/V max DVDD = 5 V
VT(–) 0.8/1.7 V min/V max DVDD = 5 V
VT(+) − VT(−)
VT(+) 0.9/2 V min/V max DVDD = 3 V
VT(–) 0.4/1.35 V min/V max DVDD = 3 V
VT(+) − VT(−)
Input Currents
Input Capacitance
LOGIC OUTPUTS (INCLUDING CLK)
VOH, Output High Voltage
VOL, Output Low Voltage
VOH, Output High Voltage
VOL, Output Low Voltage
2
2
2
2
Floating-State Leakage Current ±10 μA max
Floating-State Output Capacitance 10 pF typ
Data Output Coding Offset binary
SYSTEM CALIBRATION
2
Full-Scale Calibration Limit +1.05 × FS V max
Zero-Scale Calibration Limit
Input Span 0.8 × FS V min
2.1 × FS V max
POWER REQUIREMENTS
7
Power Supply Voltage
AVDD to GND
DVDD to GND
Power Supply Currents
IDD Current 140 μA max
185 μA max
400 μA max
500 μA max
IDD (Power-Down Mode) 1 μA max
1
Temperature range is –40°C to +105°C.
2
Specification is not production tested, but is supported by characterization data at initial product release.
3
Following a calibration, this error is in the order of the noise for the programmed gain and update rate selected.
4
Recalibration at any temperature removes these errors.
5
Full-scale error applies to both positive and negative full-scale and applies at the factory calibration conditions (AVDD = 4 V, gain = 1, TA = 25°C).
6
FS[3:0] are the four bits used in the mode register to select the output word rate.
7
Digital inputs equal to DVDD or GND with excitation currents and bias voltage generator disabled.
0.1/0.17 V min/V max DVDD = 5 V
0.06/0.13 V min/V max DVDD = 3 V
±10
10
DVDD − 0.6
0.4 V max DVDD = 3 V, I
4 V min DVDD = 5 V, I
0.4 V max
μA max
pF typ
VIN = DVDD or GND
All digital inputs
V min DVDD = 3 V, I
= 5 V, I
DV
DD
= 100 μA
SOURCE
= 100 μA
SINK
= 200 μA
SOURCE
= 1.6 mA (DOUT/RDY)/
SINK
800 μA (CLK)
−1.05 × FS
V min
2.7/5.25 V min/max
2.7/5.25 V min/max
110 μA typ @ AV
= 3 V, 125 μA typ @ AVDD = 5 V,
DD
unbuffered mode, external reference
130 μA typ @ AV
= 3 V, 165 μA typ @ AVDD = 5 V,
DD
buffered mode, gain = 1 or 2, external reference
300 μA typ @ AV
= 3 V, 350 μA typ @ AVDD = 5 V,
DD
gain = 4 to 128, external reference
400 μA typ @ AV
= 3 V, 450 μA typ @ AVDD = 5 V,
DD
gain = 4 to 128, internal reference
Rev. 0 | Page 5 of 32
AD7785
www.BDTIC.com/ADI
TIMING CHARACTERISTICS
AVDD = 2.7 V to 5.25 V, DVDD = 2.7 V to 5.25 V, GND = 0 V, Input Logic 0 = 0 V, Input Logic 1 = DVDD, unless otherwise noted.
Table 2.
Parameter
1, 2
Limit at T
MIN
, T
(B Version) Unit Conditions/Comments
MAX
t3 100 ns min SCLK high pulse width
t4 100 ns min SCLK low pulse width
Read Operation
t1 0 ns min
falling edge to DOUT/RDY active time
CS
60 ns max DVDD = 4.75 V to 5.25 V
80 ns max DVDD = 2.7 V to 3.6 V
3
t
2
0 ns min SCLK active edge to data valid delay
4
60 ns max DVDD = 4.75 V to 5.25 V
80 ns max DVDD = 2.7 V to 3.6 V
5, 6
t
5
10 ns min
Bus relinquish time after CS
inactive edge
80 ns max
t6 0 ns min
t7 10 ns min
SCLK inactive edge to CS
SCLK inactive edge to DOUT/RDY
inactive edge
high
Write Operation
t8 0 ns min
falling edge to SCLK active edge setup time
CS
4
t9 30 ns min Data valid to SCLK edge setup time
t10 25 ns min Data valid to SCLK edge hold time
t11 0 ns min
1
Sample tested during initial release to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of DVDD) and timed from a voltage level of 1.6 V.
2
See Figure 3 and Figure 4.
3
These numbers are measured with the load circuit shown in Figure 2 and defined as the time required for the output to cross the VOL or VOH limits.
4
SCLK active edge is the falling edge of SCLK.
5
These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit shown in Figure 2. The measured number
is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the
true bus relinquish times of the part and, as such, are independent of external bus loading capacitances.
6
RDY
returns high after a read of the ADC. In single conversion mode and continuous conversion mode, the same data can be read again, if required, while
although care should be taken to ensure that subsequent reads do not occur close to the next output update. In continuous read mode, the digital word can be read
only once.
rising edge to SCLK edge hold time
CS
RDY
is high,
I
(1.6mA WITH DVDD = 5V,
SINK
100µA WIT H DV
DD
= 3V)
TO
OUTPUT
PIN
50pF
I
SOURCE
100µA WIT H DV
Figure 2. Load Circuit for Timing Characterization
1.6V
(200µA WIT H DVDD = 5V,
= 3V)
DD
6721-002
Rev. 0 | Page 6 of 32
AD7785
S
www.BDTIC.com/ADI
TIMING DIAGRAMS
CS (I)
t
t
1
DOUT/RDY (O)
SCLK (I)
t
2
NOTES
1. I = INPUT, O = OUTPUT
MSBLSB
t
3
t
4
Figure 3. Read Cycle Timing Diagram
CS (I)
6
t
5
t
7
06721-003
t
11
06721-004
CLK (I)
DIN (I)
NOTES
1. I = INPUT, O = OUTPUT
t
8
t
9
t
10
MSBLSB
Figure 4. Write Cycle Timing Diagram
Rev. 0 | Page 7 of 32
AD7785
www.BDTIC.com/ADI
ABSOLUTE MAXIMUM RATINGS
TA = 25°C, unless otherwise noted.
Table 3.
Parameter Rating
AVDD to GND
DVDD to GND
Analog Input Voltage to GND
Reference Input Voltage to GND
Digital Input Voltage to GND
Digital Output Voltage to GND
AIN/Digital Input Current 10 mA
Operating Temperature Range
Stresses above those listed under Absolute Maximum Ratings
y cause permanent damage to the device. This is a stress
ma
rating only; functional operation of the device at these or any
other conditions above those listed in the operational sections
of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
ESD CAUTION
Rev. 0 | Page 8 of 32
AD7785
A
A
A
A
www.BDTIC.com/ADI
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
1
SCLK
2
CLK
3
CS
4
IOUT1
5
IN1(+)
IN1(–)
IN2(+)
IN2(–)REFIN(+)/AIN3(+)
(Not to Scale)
6
7
8
Figure 5. Pin Configuration
Table 4. Pin Function Descriptions
Pin No. Mnemonic Description
1 SCLK
Serial Clock Input. This serial clock input is f
triggered input, making the interface suitable for opto-isolated applications. The serial clock can be
continuous with all data transmitted in a continuous train of pulses. Alternatively, it can be a noncontinuous
clock with the information being transmitted to or from the ADC in smaller batches of data.
2 CLK
Clock In/Clock Out. The internal clock can be made available at this pin. Alternatively, the internal clock can
be disabled
, and the ADC can be driven by an external clock. This allows several ADCs to be driven from a
common clock, allowing simultaneous conversions to be performed.
3
CS
Chip Select Input. This is an active low logic input used to select the ADC. CS can be used to select the ADC
in systems with more than one device on the serial bus or as a frame synchronization signal in communicating
with the device. CS can be hardwired low, allowing the ADC to operate in 3-wire mode with SCLK, DIN, and
DOUT used to interface with the device.
4 IOUT1
Output of Internal Excitation Current Source. The internal ex
this pin. The excitation current source is programmable so that the current can be 10 μA, 210 μA, or 1 mA.
Either IEXC1 or IEXC2 can be switched to this output.
5 AIN1(+)
6
AIN1(−) Analog Input. AIN1(−) is the negative terminal of the differential analog input pair AIN1(+)/AIN1(−).
7 AIN2(+)
8
AIN2(−) Analog Input. AIN2(−) is the negative terminal of the differential analog input pair AIN2(+)/AIN2(−).
9 REFIN(+)/AIN3(+)
Analog Input. AIN1(+) is the positive terminal of the differential analog input pair AIN1(+)/AIN1(−).
Analog Input. AIN2(+) is the positive terminal of the differential analog input pair AIN2(+)/AIN2(−).
Positive Reference Input/Analog Input. An external r
REFIN(−). REFIN(+) can lie anywhere between AV
REFIN(+) − REFIN(−) is 2.5 V, but the part functions with a reference from 0.1 V to AV
pin can function as AIN3(+) where AIN3(+) is the positive terminal of the differential analog input pair
AIN3(+)/AIN3(−).
10
REFIN(−)/AIN3(−)
Negative Reference Input/Analog Input. REFIN(−)
input can lie anywhere between GND and AV
negative terminal of the differential analog input pair AIN3(+)/AIN3(−).
11 IOUT2
Output of Internal Excitation Current Source. The internal ex
this pin. The excitation current source is programmable so that the current can be 10 μA, 210 μA, or 1 mA.
Either IEXC1 or IEXC2 can be switched to this output.
12 GND Ground Reference Point.
13 AVDD Supply Voltage, 2.7 V to 5.25 V.
14 DVDD
Digital Interface Supply Voltage. The logic levels for the serial interface pins are related to this supply, which
ween 2.7 V and 5.25 V. The DV
is bet
equal 5 V with DV
at 3 V or vice versa.
DD
16
DIN
15
DOUT/RDY
14
DV
DD
13
AD7785
TOP VIEW
AV
DD
12
GND
11
IOUT2
10
REFIN(–)/ AIN3(–)
9
06721-005
or data transfers to and from the ADC. The SCLK has a Schmitt-
citation current source can be made available at
eference can be applied between REFIN(+) and
and GND + 0.1 V. The nominal reference voltage
DD
. Alternatively, this
DD
is the negative reference input for REFIN. This reference
− 0.1 V. This pin also functions as AIN3(−), which is the
DD
citation current source can be made available at
voltage is independent of the voltage on AVDD; therefore, AVDD can
DD
Rev. 0 | Page 9 of 32
AD7785
www.BDTIC.com/ADI
Pin No. Mnemonic Description
15
16 DIN
DOUT/RDY
Serial Data Output/Data Ready Output. DOUT/RDY serves a dual purpose. It functions as a serial data output
pin to access the output shift register of the ADC. The output shift register can contain data from any of the
on-chip data or control registers. In addition, DOUT/RDY
the completion of a conversion. If the data is not read after the conversion, the pin goes high before the
next update occurs.
The DOUT/RDY
With an external serial clock, the data can be read using the DOUT/RDY pin. With CS low, the data/control
word information is placed on the DOUT/RDY
rising edge.
Serial Data Input. This serial da
transferred to the control registers within the ADC; the register selection bits of the communications
register identify the appropriate register.
operates as a data ready pin, going low to indicate
falling edge can be used as an interrupt to a processor, indicating that valid data is available.
pin on the SCLK falling edge and is valid on the SCLK
ta input is to the input shift register on the ADC. Data in this shift register is
Rev. 0 | Page 10 of 32
AD7785
www.BDTIC.com/ADI
OUTPUT NOISE AND RESOLUTION SPECIFICATIONS
EXTERNAL REFERENCE
Tabl e 5 shows the output rms noise of the AD7785 for some of
the update rates and gain settings. The numbers given are for
the bipolar input range with an external 2.5 V reference. These
numbers are typical and are generated with a differential input
voltage of 0 V.
o
utput peak-to-peak (p-p) resolution shown in parentheses. It is
Table 6 shows the effective resolution, with the
important to note that the effective resolution is calculated
using the rms noise, while the p-p resolution is based on the p-p
noise. The p-p resolution represents the resolution for which
there is no code flicker. These numbers are typical and are
rounded to the nearest LSB.
Table 5. Output RMS Noise (μV) vs.
Update Rate (Hz) Gain of 1 Gain of 2 Gain of 4 Gain of 8 Gain of 16 Gain of 32 Gain of 64 Gain of 128
Gain and Output Update Rate Using an External 2.5 V Reference
Update Rate Using an External 2.5 V Reference
Rev. 0 | Page 11 of 32
AD7785
www.BDTIC.com/ADI
INTERNAL REFERENCE
Tabl e 7 shows the output rms noise of the AD7785 for some of
the update rates and gain settings. The numbers given are for
the bipolar input range with the internal 1.17 V reference. These
numbers are typical and are generated with a differential input
voltage of 0 V.
o
utput peak-to-peak (p-p) resolution given in parentheses. It is
Table 8 shows the effective resolution, with the
important to note that the effective resolution is calculated
using the rms noise, while the p-p resolution is calculated based
on p-p noise. The p-p resolution represents the resolution for
which there is no code flicker. These numbers are typical and
are rounded to the nearest LSB.
Table 7. Output RMS Noise (μV) vs. Gain and Outp
Update Rate (Hz) Gain of 1 Gain of 2 Gain of 4 Gain of 8 Gain of 16 Gain of 32 Gain of 64 Gain of 128
Figure 9. Excitation Current Matching (1 mA) at Ambient Temperature
90
80
70
60
50
40
30
POWER-UP TIME (ms)
20
10
06721-007
0
02004006008001000
LOAD CAPACITANCE (nF)
06721-010
Figure 7. Noise Distribution Histogram
Figure 10. Bias Voltage Generator Power-Up Time vs. Load Capacitance
(Internal Reference, Gain = 64, Update Rate = 16.7 Hz)
3.0
VDD = 5V
UPDATE RATE = 16.6Hz
T
= 25°C
A
20
10
OCCURRENCE (%)
0
–2.0 –1.2 –0.8 –0.400.4 0.81.21.62.0
MATCHING (%)
06721-008
Figure 8. Excitation Current Matching (210 μA) at Ambient
emperature
T
2.5
2.0
1.5
RMS NOISE (µ V)
1.0
0.5
0
00.5 1.01.52.0 2. 5 3. 0 3.54.04.55.0
Figure 11. RMS Noise vs. Reference Voltage (Gain = 1)
Rev. 0 | Page 13 of 32
REFERENCE VOLTAGE (V)
06721-011
AD7785
www.BDTIC.com/ADI
ON-CHIP REGISTERS
The ADC is controlled and configured via a number of on-chip
registers, which are described on the following pages. In the
following descriptions, set implies a Logic 1 state and cleared
implies a Logic 0 state, unless otherwise stated.
COMMUNICATIONS REGISTER
RS2, RS1, RS0 = 0, 0, 0
The communications register is an 8-bit write-only register. All
communications to the part must start with a write operation to
the communications register. The data written to the communications register determines whether the next operation is a read
or write operation, and to which register this operation takes
place. For read or write operations, once the subsequent read or
CR7 CR6 CR5 CR4 CR3 CR2 CR1 CR0
WEN(0) R/W(0)
Table 9. Communications Register Bit Designations
Bit Location Bit Name Description
CR7
CR6
CR5 to CR3 RS2 to RS0
CR2 CREAD
CR1 to CR0 0 These bits must be programmed to Logic 0 for correct operation.
WEN
R/W
Write Enable Bit. A 0 must be written to this bit so that the write to the communications register actually
occurs. If a 1 is the first bit written, the part does not clock on to subsequent bits in the register. It stays at this
bit location until a 0 is written to this bit. Once a 0 is written to the
the communications register.
A 0 in this bit location indicates that the next operation is a write to a specified register. A 1 in this position
indicates that the next operation is a read from the designated register.
Register Address Bits. These address bits are used to select which of the ADC’s registers are being selected
dur
Continuous Read of the Data Register. When this bit is set t
interface is configured so that the data register can be continuously read. For example, the contents of the
data register are placed on the DOUT pin automatically when the SCLK pulses are applied after the RDY
goes low to indicate that a conversion is complete. The communications register does not have to be written
to for data reads. To enable continuous read mode, the instruction 01011100 must be written to the
communications register. To exit the continuous read mode, the instruction 01011000 must be written to the
communications register while the RDY pin is low. While in continuous read mode, the ADC monitors activity
on the DIN line so that it can receive the instruction to exit continuous read mode. Additionally, a reset occurs
if 32 consecutive 1s are seen on DIN. Therefore, DIN should be held low in continuous read mode until an
instruction is to be written to the device.
RS2(0) RS1(0) RS0(0) CREAD(0) 0(0) 0(0)
ing this serial interface communication. See Table 10.
write operation to the selected register is complete, the interface
returns to where it expects a write operation to the communications register. This is the default state of the interface and,
on power-up or after a reset, the ADC is in this default state
waiting for a write operation to the communications register. In
situations where the interface sequence is lost, a write operation
of at least 32 serial clock cycles with DIN high returns the ADC
to this default state by resetting the entire part.
he bit designations for the communications register. CR0
t
through CR7 indicate the bit location, CR denoting the bits are
in the communications register. CR7 denotes the first bit of the
data stream. The number in parentheses indicates the poweron/reset default status of that bit.
bit, the next seven bits are loaded to
WEN
o 1 (and the data register is selected), the serial
Tabl e 9 outlines
pin
Table 10. Register Selection
RS2 RS1 RS0 Register Register Size
0 0 0 Communications Register During a Write Operation 8-bit
0 0 0 Status Register During a Read Operation 8-bit
0 0 1 Mode Register 16-bit
0 1 0 Configuration Register 16-bit
0 1 1 Data Register 24-bit (20-bit conversion followed by four 1s)
1 0 0 ID Register 8-bit
1 0 1 IO Register 8-bit
1 1 0 Offset Register 24-bit
1 1 1 Full-Scale Register 24-bit
Rev. 0 | Page 14 of 32
AD7785
www.BDTIC.com/ADI
STATUS REGISTER
RS2, RS1, RS0 = 0, 0, 0; Power-On/Reset = 0x88
The status register is an 8-bit read-only register. To access the ADC status register, the user must write to the communications register,
select the next operation to be a read, and load Bit RS2, Bit RS1, and Bit RS0 with 0. Ta b le 1 1 outlines the bit designations for the status
egister. SR0 through SR7 indicate the bit locations, and SR denotes that the bits are in the status register. SR7 denotes the first bit of the
r
data stream. The number in parentheses indicates the power-on/reset default status of that bit.
SR7 SR6 SR5 SR4 SR3 SR2 SR1 SR0
RDY(1)
Table 11. Status Register Bit Designations
Bit Location Bit Name Description
SR7
SR6 ERR
SR5 to SR4 0 These bits are automatically cleared.
SR3 1 This bit is automatically set on the AD7785.
SR2 to SR0 CH2 to CH0 These bits indicate which channel is being converted by the ADC.
ERR(0) 0(0) 0(0) 1 (1) CH2(0) CH1(0) CH0(0)
RDY
Ready Bit for ADC. Cleared when data is written to the ADC data register. The RDY bit is set automatically
after the ADC data register has been read or a period before the data register is updated with a new
conversion result to indicate to the user not to read the conversion data. It is also set when the part is
placed in power-down mode. The end of a conversion is indicated by the DOUT/
be used as an alternative to the status register for monitoring the ADC for conversion data.
ADC Error Bit. This bit is written to at the same time as the RDY
the ADC data register has been clamped to all 0s or all 1s. Error sources include overrange and underrange.
Cleared by a write operation to start a conversion.
bit. Set to indicate that the result written to
pin also. This pin can
RDY
MODE REGISTER
RS2, RS1, RS0 = 0, 0, 1; Power-On/Reset = 0x000A
The mode register is a 16-bit register from which data can be read or to which data can be written. This register is used to select the
operating mode, update rate, and clock source. Tabl e 12 outlines the bit designations for the mode register. MR0 through MR15 indicate
he bit locations, MR denoting the bits are in the mode register. MR15 denotes the first bit of the data stream. The number in parentheses
t
indicates the power-on/reset default status of that bit. Any write to the setup register resets the modulator and filter and sets the
Bit Location Bit Name Description
MR15 to MR13 MD2 to MD0 Mode Select Bits. These bits select the operational mode of the AD7785 (see Tabl e 13).
MR12 to MR8 0 These bits must be programmed with a Logic 0 for correct operation.
MR7 to MR6 CLK1 to CLK0
0 0 Internal 64 kHz Clock. Internal clock is not available at the CLK pin.
0 1 Internal 64 kHz Clock. This clock is made available at the CLK pin.
1 0
1 1 External Clock Used. The external clock is divided by 2 within the AD7785.
MR5 to MR4 0 These bits must be programmed with a Logic 0 for correct operation.
MR3 to MR0 FS3 to FS0 Filter Update Rate Select Bits (see Table 14).
These bits are used to select the clock source for the AD7785. Ei
clock can be used. The ability to override using an external clock allows several AD7785 devices to be
synchronized. In addition, 50 Hz/60 Hz is improved when an accurate external clock drives the AD7785.
CLK1 CLK0 ADC Clock Source
External 64 kHz Clock Used. An external clock gives better 50 Hz/60 Hz rejection. See
ations for external clock.
specific
ther an on-chip 64 kHz clock or an external
RDY
bit.
Rev. 0 | Page 15 of 32
AD7785
www.BDTIC.com/ADI
Table 13. Operating Modes
MD2 MD1 MD0 Mode
0 0 0
0 0 1
0 1 0
0 1 1
1 0 0
1 0 1
1 1 0
1 1 1
Continuous Conversion Mode (Default).
n continuous conversion mode, the ADC continuously performs conversions and places the result in the data
I
register. RDY
continuous read mode, whereby the conversions are automatically placed on the DOUT line when SCLK pulses are
applied. Alternatively, the user can instruct the ADC to output the conversion by writing to the communications
register. After power-on, a channel change, or a write to the mode, configuration, or IO registers, the first conversion
is available after a period of 2/f
Single Conversion Mode.
When sing
requires 1 ms to power up and settle. The ADC then performs the conversion, which takes a time of 2/f
conversion result is placed in the data register, RDY
conversion remains in the data register, and RDY
performed.
Idle Mode.
n idle mode, the ADC filter and modulator are held in a reset state, although the modulator clocks are still provided.
I
Power-Down Mode.
n power-down mode, all the AD7785 circuitry is powered down, including the current sources, burnout currents,
I
bias voltage generator, and CLKOUT circuitry.
Internal Zero-Scale Calibration.
An in
complete. RDY
ADC is placed in idle mode following a calibration. The measured offset coefficient is placed in the offset register of
the selected channel.
Internal Full-Scale Calibration.
A full-scale in
When the gain equals 1, a calibration takes 2 conversion cycles to complete. For higher gains, 4 conversion cycles
are required to perform the full-scale calibration.
goes high when the calibration is initiated and returns low when the calibration is complete. The ADC is placed
RDY
in idle mode following a calibration. The measured full-scale coefficient is placed in the full-scale register of the
selected channel.
Internal full-scale calibrations cannot be performed when the gain equals 128. With this gain setting, a system fullscale calibration can be performed.
A full-scale calibration is required each time the gain of a channel is changed to minimize the full-scale error.
System Zero-Scale Calibration.
The user should
system offset calibration takes 2 conversion cycles to complete.
returns low when the calibration is complete. The ADC is placed in idle mode following a calibration. The measured
offset coefficient is placed in the offset register of the selected channel.
System Full-Scale Calibration.
The user should
A calibration takes 2 conversion cycles to complete.
when the calibration is complete. The ADC is placed in idle mode following a calibration. The measured full-scale
coefficient is placed in the full-scale register of the selected channel.
A full-scale calibration is required each time the gain of a channel is changed.
goes low when a conversion is complete. The user can read these conversions by placing the device in
. Subsequent conversions are available at a frequency of f
ADC
le conversion mode is selected, the ADC powers up and performs a single conversion. The oscillator
goes low, and the ADC returns to power-down mode. The
remains active low until the data is read or another conversion is
ternal short is automatically connected to the enabled channel. A calibration takes 2 conversion cycles to
goes high when the calibration is initiated and returns low when the calibration is complete. The
put voltage is automatically connected to the selected analog input for this calibration.
connect the system zero-scale input to the channel input pins as selected by the CH2 to CH0 bits. A
goes high when the calibration is initiated and
RDY
connect the system full-scale input to the channel input pins as selected by the CH2 to CH0 bits.
goes high when the calibration is initiated and returns low
1 0 0 1 16.7 120 80 dB (50 Hz only)
1 0 1 0 16.7 120 65 dB (50 Hz and 60 Hz)
1 0 1 1 12.5 160 66 dB (50 Hz and 60 Hz)
1 1 0 0 10 200 69 dB (50 Hz and 60 Hz)
1 1 0 1 8.33 240 70 dB (50 Hz and 60 Hz)
1 1 1 0 6.25 320 72 dB (50 Hz and 60 Hz)
1 1 1 1 4.17 480 74 dB (50 Hz and 60 Hz)
CONFIGURATION REGISTER
RS2, RS1, RS0 = 0, 1, 0; Power-On/Reset = 0x0710
The configuration register is a 16-bit register from which data can be read or to which data can be written. This register is used to configure the ADC for unipolar or bipolar mode, enable or disable the buffer, enable or disable the burnout currents, select the gain, and
select the analog input channel.
cations; CON denotes that the bits are in the configuration register. CON15 denotes the first bit of the data stream. The number in
lo
parentheses indicates the power-on/reset default status of that bit.
Bias Voltage Generator Enable. The negative terminal of the analog inputs can be biased up to AVDD/2. These
bits are used in conjunction with the boost bit.
VBIAS1 VBIAS0 Bias Voltage
Burnout Current Enable Bit. When this bit is set to 1 by the user, the 100 nA current sources in the signal path
e enabled. When BO = 0, the burnout currents are disabled. The burnout currents can be enabled only
ar
when the buffer or in-amp is active. The burnout currents are available on Channels AIN1 and AIN2.
Unipolar/Bipolar Bit. Set by user to enable unipolar coding. Therefore, a zero differential input results in
0x00000 output, and a full-scale differential input results in 0xFFFFF output. Cleared by the user to enable
bipolar coding. Negative full-scale differential input results in an output code of 0x00000, zero differential
input results in an output code of 0x80000, and a positive full-scale differential input results in an output code
of 0xFFFFF.
This bit is used in conjunction with the
voltage generator is increased. This reduces its power-up time.
Written by the user to select the ADC input range as follows:
G2 G1 G0 Gain ADC Input Range (2.5 V Reference)
Bias voltage connected to AIN1(−)
Bias voltage connected to AIN2(−)
VBIAS1 and VBIAS0 bits. When set, the current consumed by the bias
Rev. 0 | Page 17 of 32
AD7785
www.BDTIC.com/ADI
Bit Location Bit Name Description
CON7 REFSEL Reference Select Bit. The reference source for the ADC is selected using this bit.
0 External Reference Applied between REFIN(+) and REFIN(–).
1 Internal Reference Selected.
CON6 to
CON5
CON4 BUF
CON3 0 This bit must be programmed with a Logic 0 for correct operation.
CON2 to
The conversion result from the ADC is stored in this data register. This is a read-only register. On completion of a read operation from
this register, the
RDY
bit/pin is set. This is a 24-bit register. The 20-bit conversion is contained in the 20 MSBs. The 4 LSBs are set to 1.
REFSEL Reference Source
Configures the ADC for buffered or unbuffered mode of operation. If cleared, the ADC oper
mode, lowering the power consumption of the device. If set, the ADC operates in buffered mode, allowing the
user to place source impedances on the front end without contributing gain errors to the system. The buffer
can be disabled when the gain equals 1 or 2. For higher gains, the buffer is automatically enabled.
With the buffer disabled, the voltage on the analog input pins can be from 30 mV below GND to 30 mV above
. When the buffer is enabled, it requires some headroom, so the voltage on any input pin must be limited
AV
DD
to 100 mV within the power supply rails.
Channel Select Bits. Written by the user to selec
CH2 CH1 CH0 Channel Calibration Pair
t the active analog input channel to the ADC.
Automatically selects gain = 1/6 and 1.17 V
ference
re
ates in unbuffered
ID REGISTER
RS2, RS1, RS0 = 1, 0, 0; Power-On/Reset = 0xXB
The identification number for the AD7785 is stored in the ID register. This is a read-only register.
IO REGISTER
RS2, RS1, RS0 = 1, 0, 1; Power-On/Reset = 0x00
The IO register is an 8-bit register from which data can be read or to which data can be written. This register is used to enable and select
the value of the excitation currents. Tab le 1 6 outlines the bit designations for the IO register. IO0 through IO7 indicate the bit locations;
O denotes that the bits are in the IO register. IO7 denotes the first bit of the data stream. The number in parentheses indicates the power-
Each analog input channel has a dedicated offset register that
holds the offset calibration coefficient for the channel. This
register is 24 bits wide and its power-on/reset value is
0x8000(00). The offset register is used in conjunction with its
associated full-scale register to form a register pair. The poweron reset value is automatically overwritten if an internal or
system zero-scale calibration is initiated by the user. The offset
register is a read/write register. However, the AD7785 must be
in idle mode or power-down mode when writing to the
offset register.
Direction of current sources select bits.
IEXCDIR1 IEXCDIR0 Current Source Direction
Current Source IEXC1 connected to Pin IOUT1, Current Source IEXC2
onnected to Pin IOUT2.
c
Current Source IEXC1 connected to Pin IOUT2, Current Source IEXC2
onnected to Pin IOUT1.
c
Both current sources connected to Pin IOUT1. Permitted when the current
ces are set to 10 μA or 210 μA only.
sour
Both current sources connected to Pin IOUT2. Permitted when the current
ces are set to 10 μA or 210 μA only.
sour
These bits are used to enable and disable the current sources along with selecting the value of the
excitation currents.
The full-scale register is a 24-bit register that holds the full-scale
calibration coefficient for the ADC. The AD7785 has 3 full-scale
registers, each channel having a dedicated full-scale register.
The full-scale registers are read/write registers; however, when
writing to the full-scale registers, the ADC must be placed in
power-down mode or idle mode. These registers are configured
on power-on with factory-calibrated full-scale calibration coefficients, the calibration being performed at gain = 1. Therefore,
every device has different default coefficients. The coefficients
are different depending on whether the internal reference or an
external reference is selected. The default value is automatically
overwritten if an internal or system full-scale calibration is
initiated by the user, or the full-scale register is written to.
Rev. 0 | Page 19 of 32
AD7785
Y
A
V
T
www.BDTIC.com/ADI
ADC CIRCUIT INFORMATION
OVERVIEW
The AD7785 is a low power ADC that incorporates a ∑-Δ
modulator, a buffer, reference, in-amp, and an on-chip digital
filter intended for the measurement of wide dynamic range, low
frequency signals such as those in pressure transducers, weigh
scales, and temperature measurement applications.
The part has three differential inputs that can be buffered or
buffered. The device can be operated with the internal 1.17 V
un
reference, or an external reference can be used. Figure 12 shows
t
he basic connections required to operate the part.
The output rate of the AD7785 (f
allowable update rates, along with their corresponding settling
times, are listed in
ction of the digital filter. Simultaneous 50 Hz and 60 Hz
fun
Tabl e 1 4 . Normal mode rejection is the major
rejection is optimized when the update rate equals 16.7 Hz or
less as notches are placed at both 50 Hz and 60 Hz with these
update rates (see
Figure 14.)
HERMOCOUPL E
JUNCTION
) is user-programmable. The
ADC
V
R
R
AIN1(+)
AIN1(–)
C
AIN2(+)
AIN2(–)
R
REFIN(+)
REF
REFIN(–)
IOUT2
BIAS
GND
MUX
AV
GND
DD
DD
The AD7785 uses slightly different filter types, depending on
e output update rate so that the rejection of quantization
th
noise and device noise is optimized. When the update rate is
from 4.17 Hz to 12.5 Hz, a Sinc3 filter, along with an averaging
filter, is used. When the update rate is from 16.7 Hz to 39 Hz, a
modified Sinc3 filter is used. This filter provides simultaneous
50 Hz/60 Hz rejection when the update rate equals 16.7 Hz. A
Sinc4 filter is used when the update rate is from 50 Hz to
242 Hz. Finally, an integrate-only filter is used when the update
rate equals 470 Hz.
Figure 13 to Figure 16 show the frequency response of the
dif
ferent filter types for several update rates.
REFIN(+) REFIN(–)
BAND GAP
REFERENCE
IN-AMPBUF
AV
DD
INTERNAL
CLOCK
Σ-Δ
ADC
GND
SERIAL
INTERFACE
AND
CONTROL
LOGIC
AD7785
DOUT/RD
DIN
SCLK
CS
DV
DD
CLK
06721-012
Figure 12. Basic Connection Diagram
0
–20
–40
(dB)
–60
–80
–100
012010080604020
FREQUENCY ( Hz)
Figure 13. Filter Profile with Update Rate = 4.17 Hz
Rev. 0 | Page 20 of 32
06721-013
AD7785
www.BDTIC.com/ADI
0
–20
–40
(dB)
–60
–80
–100
020018016014012010080604020
FREQUENCY ( Hz)
Figure 14. Filter Profile with Update Rate = 16.7 Hz
0
–20
–40
(dB)
–60
–80
–100
030002500200015001000500
FREQUENCY ( Hz)
Figure 15. Filter Profile with Update Rate = 242 Hz
0
–10
DIGITAL INTERFACE
The programmable functions of the AD7785 are controlled
using a set of on-chip registers. Data is written to these registers
via the serial interface of the device; read access to the on-chip
registers is also provided by this interface. All communications
with the device must start with a write to the communications
register. After power-on or reset, the device expects a write to
its communications register. The data written to this register
determines whether the next operation is a read operation or a
write operation and determines to which register this read or
write operation occurs. Therefore, write access to any of the
06721-014
06721-015
other registers on the part begins with a write operation to the
communications register followed by a write to the selected
register. A read operation from any other register (except when
continuous read mode is selected) starts with a write to the
communications register followed by a read operation from the
selected register.
CS
The serial interface of the AD7785 consists of four signals:
DIN, SCLK, and DOUT/
data into the on-chip registers, and DOUT/
RDY
. The DIN line is used to transfer
RDY
is used for
,
accessing from the on-chip registers. SCLK is the serial clock
input for the device, and all data transfers (either on DIN or
RDY
DOUT/
DOUT/
) occur with respect to the SCLK signal. The
RDY
pin operates as a data-ready signal also; the line
going low when a new data-word is available in the output
register. It is reset high when a read operation from the data
register is complete. It also goes high prior to the updating of
the data register to indicate when not to read from the device to
ensure that a data read is not attempted while the register is
being updated.
CS
is used to select a device. It can be used to
decode the AD7785 in systems where several components are
connected to the serial bus.
–20
–30
(dB)
–40
–50
–60
010000900080007000600050004000300020001000
FREQUENCY ( Hz)
Figure 16. Filter Response at 470 Hz Update Rate
06721-016
Rev. 0 | Page 21 of 32
AD7785
www.BDTIC.com/ADI
Figure 3 and Figure 4 show timing diagrams for interfacing to
the AD7785 with
shows the timing for a read operation from the AD7785 output
shift register, and
ion to the input shift register. It is possible to read the same
t
word from the data register several times, even though the
DOUT/
However, care must be taken to ensure that the read operations
have been completed before the next output update occurs. In
continuous read mode, the data register can be read only once.
The serial interface can operate in 3-wire mode by tying
In this case, the SCLK, DIN, and DOUT/
to communicate with the AD7785. The end of the conversion
can be monitored using the
scheme is suitable for interfacing to microcontrollers. If
required as a decoding signal, it can be generated from a port
pin. For microcontroller interfaces, it is recommended that
SCLK idle high between data transfers.
The AD7785 can be operated with
synchronization signal. This scheme is useful for DSP interfaces.
In this case, the first bit (MSB) is effectively clocked out by
because
in DSPs. The SCLK can continue to run between data transfers,
provided the timing numbers are obeyed.
The serial interface can be reset by writing a series of 1s on the
D
32 serial clock cycles, the serial interface is reset. This ensures
that the interface can be reset to a known state if the interface
gets lost due to a software error or some glitch in the system.
Reset returns the interface to the state in which it is expecting
a write to the communications register. This operation resets
the contents of all registers to their power-on values. Following
a reset, the user should allow a period of 500 μs before
addressing the serial interface.
The AD7785 can be configured to continuously convert or to
p
RDY
CS
IN input. If a Logic 1 is written to the AD7785 line for at least
erform a single conversion. See Figure 17 through Figure 19.
CS
being used to decode the part. Figure 3
Figure 4 shows the timing for a write opera-
line returns high after the first read operation.
CS
low.
RDY
lines are used
RDY
bit in the status register. This
CS
is
CS
being used as a frame
CS
,
would normally occur after the falling edge of SCLK
Single Conversion Mode
In single conversion mode, the AD7785 is placed in shutdown
mode between conversions. When a single conversion is initiated by setting MD2, MD1, MD0 to 0, 0, 1 in the mode register,
the AD7785 powers up, performs a single conversion, and then
returns to power-down mode. The on-chip oscillator requires
1 ms to power up. A conversion requires a time period of
2 × t
. DOUT/
ADC
conversion. When the data-word has been read from the data
register, DOUT/
remains high until another conversion is initiated and completed. The data register can be read several times, if required,
even when DOUT/
RDY
goes low to indicate the completion of a
RDY
goes high. If CS is low, DOUT/
RDY
has gone high.
RDY
Continuous Conversion Mode
This is the default power-up mode. The AD7785 continuously
RDY
converts, the
a conversion is completed. If
also goes low when a conversion is complete. To read a conver-
sion, the user writes to the communications register indicating
that the next operation is a read of the data register. The digital
conversion is placed on the DOUT/
pulses are applied to the ADC. DOUT/
the conversion is read. The user can read this register additional
times, if required. However, the user must ensure that the data
register is not being accessed at the completion of the next
conversion, otherwise the new conversion word is lost.
pin in the status register going low each time
CS
is low, the DOUT/
RDY
pin as soon as SCLK
RDY
RDY
line
returns high when
Rev. 0 | Page 22 of 32
AD7785
www.BDTIC.com/ADI
CS
DIN
DOUT/RDY
SCLK
DIN
DOUT/RDY
CS
0x080x200A
0x58
DATA
Figure 17. Single Conversion
0x580x58
DATADATA
06721-017
SCLK
Figure 18. Continuous Conversion
6721-018
Rev. 0 | Page 23 of 32
AD7785
www.BDTIC.com/ADI
Continuous Read
Rather than write to the communications register to access
the data each time a conversion is complete, the AD7785
can be configured so that the conversions are placed on the
RDY
DOUT/
communications register, the user needs only to apply the 24
SCLK cycles to the ADC, and the 20-bit result followed by four
1s is automatically placed on the DOUT/
conversion is complete. The ADC should be configured for
continuous conversion mode.
When DOUT/
sion, sufficient SCLK cycles must be applied to the ADC, and
the data conversion is placed on the DOUT/
the conversion is read, DOUT/
conversion is available. In this mode, the data can be read only
once. In addition, the user must ensure that the data-word is
line automatically. By writing 01011100 to the
RDY
RDY
goes low to indicate the end of a conver-
RDY
returns high until the next
CS
line when a
RDY
line. When
read before the next conversion is complete. If the user has
not read the conversion before the completion of the next
conversion, or if insufficient serial clocks are applied to the
AD7785 to read the word, the serial output register is reset
when the next conversion is completed, and the new conversion
is placed in the output serial register.
To exit the continuous read mode, the instruction 01011000
ust be written to the communications register while the
m
DOUT/
the ADC monitors activity on the DIN line so that it can receive
the instruction to exit the continuous read mode. Additionally,
a reset occurs if 32 consecutive 1s are seen on DIN. Therefore,
DIN should be held low in continuous read mode until an
instruction is written to the device.
RDY
pin is low. While in the continuous read mode,
DIN
DOUT/RDY
SCLK
0x5C
DA TAD ATAD ATA
Figure 19. Continuous Read
06721-019
Rev. 0 | Page 24 of 32
AD7785
www.BDTIC.com/ADI
CIRCUIT DESCRIPTION
ANALOG INPUT CHANNEL
The AD7785 has three differential analog input channels. These
are connected to the on-chip buffer amplifier when the device is
operated in buffered mode and directly to the modulator when
the device is operated in unbuffered mode. In buffered mode
(the BUF bit in the mode register is set to 1), the input channel
feeds into a high impedance input stage of the buffer amplifier.
Therefore, the input can tolerate significant source impedances
and is tailored for direct connection to external resistive-type
sensors, such as strain gauges or resistance temperature
detectors (RTDs).
When BUF = 0, the part is operated in unbuffered mode.
his results in a higher analog input current. Note that this
T
unbuffered input path provides a dynamic load to the driving
source. Therefore, resistor/capacitor combinations on the input
pins can cause gain errors, depending on the output impedance
of the source that is driving the ADC input.
allowable external resistance/capacitance values for unbuffered
mode such that no gain error at the 20-bit level is introduced.
Table 17. External R-C Combination for 20-Bit No Gain Error
C (pF) R (Ω)
50 9 k
100 6 k
500 1.5 k
1000 900
5000 200
The AD7785 can be operated in unbuffered mode only when
the gain equals 1 or 2. At higher gains, the buffer is automatically enabled. The absolute input voltage range in buffered
mode is restricted to a range between GND + 100 mV and
AV
– 100 mV. When the gain is set to 4 or higher, the in-amp
DD
is enabled. The absolute input voltage range when the in-amp is
active is restricted to a range between GND + 300 mV and
AV
− 1.1 V. Take care in setting up the common-mode voltage
DD
so that these limits are not exceeded to avoid degradation in
linearity and noise performance.
The absolute input voltage in unbuffered mode includes the
ange between GND – 30 mV and AV
r
being unbuffered. The negative absolute input voltage limit does
allow the possibility of monitoring small true bipolar signals
with respect to GND.
Table 1 7 shows the
+ 30 mV as a result of
DD
INSTRUMENTATION AMPLIFIER
Amplifying the analog input signal by a gain of 1 or 2 is
performed digitally within the AD7785. However, when the
gain equals 4 or higher, the output from the buffer is applied
to the input of the on-chip instrumentation amplifier. This low
noise in-amp means that signals of small amplitude can be
gained within the AD7785 while still maintaining excellent
noise performance.
For example, when the gain is set to 64, the rms noise is 40 nV
ty
pically, which is equivalent to 20 bits effective resolution or
18.5 bits peak-to-peak resolution.
The AD7785 can be programmed to have a gain of 1, 2, 4, 8, 16,
32, 64, a
register. Therefore, with an external 2.5 V reference, the
unipolar ranges are from 0 mV to 20 mV to 0 V to 2.5 V while
the bipolar ranges are from ±20 mV to ±2.5 V. When the
in-amp is active (gain ≥ 4), the common-mode voltage (AIN(+)
+ AIN(–))/2 must be greater than or equal to 0.5 V.
If the AD7785 is operated with an external reference that has a
val
90% of V
operation.
nd 128 using Bit G2 to Bit G0 in the configuration
ue equal to AV
/gain when the in-amp is active, for correct
REF
, the analog input signal must be limited to
DD
BIPOLAR/UNIPOLAR CONFIGURATION
The analog input to the AD7785 can accept either unipolar or
bipolar input voltage ranges. A bipolar input range does not
imply that the part can tolerate negative voltages with respect to
system GND. Unipolar and bipolar signals on the AIN(+) input
are referenced to the voltage on the AIN(–) input. For example,
if AIN(−) is 2.5 V, and the ADC is configured for unipolar mode
and a gain of 1, the input voltage range on the AIN(+) pin is
2.5 V to 5 V.
If the ADC is configured for bipolar mode, the analog input
nge on the AIN(+) input is 0 V to 5 V. The bipolar/unipolar
ra
option is chosen by programming the U/
tion register.
B
bit in the configura-
DATA OUTPUT CODING
When the ADC is configured for unipolar operation, the output
code is natural (straight) binary with a zero differential input
voltage resulting in a code of 00000 hex, a midscale voltage
resulting in a code of 80000, and a full-scale input voltage
resulting in a code of FFFFF. The output code for any analog
input voltage can be represented as
Code = (2
When the ADC is configured for bipolar operation, the output
de is offset binary with a negative full-scale voltage resulting
co
in a code of 00000 hex, a zero differential input voltage resulting
in a code of 80000 hex, and a positive full-scale input voltage
resulting in a code of FFFFF hex. The output code for any
analog input voltage can be represented as
Code = 2
where:
AIN is t
GAIN is the in-amp setting (1 to 128).
N = 20.
N
× AIN × GAIN)/V
N – 1
× [(AIN × GAIN /V
he analog input voltage.
REF
REF
) + 1]
Rev. 0 | Page 25 of 32
AD7785
www.BDTIC.com/ADI
BURNOUT CURRENTS
Burnout currents are available on Channels AIN1 and AIN2.
The burnout currents are 100 nA constant current generators,
one sourcing current from AV
current from AIN(–) to GND. The currents are switched to the
selected analog input pair. Both currents are either on or off,
depending on the burnout current enable (BO) bit in the
configuration register. These currents can be used to verify that
an external transducer is still operational before attempting to
take measurements on that channel. Once the burnout currents
are turned on, they flow in the external transducer circuit, and a
measurement of the input voltage on the analog input channel
can be taken. If the resultant voltage measured is full scale, the
user needs to verify why this is the case. A full-scale reading
could mean that the front-end sensor is open circuit. It could
also mean that the front-end sensor is overloaded and is
justified in outputting full scale, or the reference may be absent,
thus clamping the data to all 1s.
When reading all 1s from the output, the user needs to check
hese three cases before making a judgment. If the voltage
t
measured is 0 V, it may indicate that the transducer has short
circuited. For normal operation, these burnout currents are
turned off by writing a 0 to the BO bit in the configuration
register. The current sources work over the normal absolute
input voltage range specifications with buffers on.
EXCITATION CURRENTS
The AD7785 also contains two matched, software-configurable,
constant current sources that can be programmed to equal
10 μA, 210 μA, or 1 mA. Both source currents from the AV
are directed to either the IOUT1 or IOUT2 pin of the device.
These current sources are controlled via bits in the IO register.
The configuration bits enable the current sources, direct the
current sources to IOUT1 or IOUT2, and select the value of the
current. These current sources can be used to excite external
resistive bridge or RTD sensors.
BIAS VOLTAGE GENERATOR
A bias voltage generator is included on the AD7785. This biases
the negative terminal of the selected input channel to AV
It is useful in thermocouple applications, because the voltage
generated by the thermocouple must be biased about some dc
voltage if the gain is greater than 2. This is necessary because
the instrumentation amplifier requires headroom to ensure that
signals close to GND or AV
The bias voltage generator is controlled using the VBIAS1 and
AS0 bits in conjunction with the boost bit in the configura-
VBI
tion register. The power-up time of the bias voltage generator is
dependent on the load capacitance. To accommodate higher
load capacitances, the AD7785 has a boost bit. When this bit is
set to 1, the current consumed by the bias voltage generator
increases, so that the power-up time is considerably reduced.
Figure 10 shows the power-up time when boost equals 0 and 1
fo
r different load capacitances.
to AIN(+) and one sinking
DD
are converted accurately.
DD
DD
DD
/2.
The current consumption of the AD7785 increases by 40 μA
hen the bias voltage generator is enabled, and boost equals 0.
w
With the boost function enabled, the current consumption
increases by 250 μA.
REFERENCE
The AD7785 has an embedded 1.17 V reference that can be
used to supply the ADC, or an external reference can be
applied. The embedded reference is a low noise, low drift
reference, the drift being 4 ppm/°C typically. For external
references, the ADC has a fully differential input capability for
the channel. The reference source for the AD7785 is selected
using the REFSEL bit in the configuration register. When the
internal reference is selected, it is internally connected to the
modulator. It is not available on the REFIN pins.
The common-mode range for these differential inputs is from
o AV
GND t
excessive R-C source impedances introduce gain errors. The
reference voltage REFIN (REFIN(+) − REFIN(−)) is 2.5 V
nominal, but the AD7785 is functional with reference voltages
from 0.1 V to AV
In applications where the excitation (voltage or current) for the
t
ransducer on the analog input also drives the reference voltage
for the part, the effect of the low frequency noise in the excitation
source is removed because the application is ratiometric. If the
AD7785 is used in a nonratiometric application, a low noise
reference should be used.
Recommended 2.5 V reference voltage sources for the AD7785
clude the ADR381 and ADR391, which are low noise, low
in
power references. Also, note that the reference inputs provide a
high impedance, dynamic load. Because the input impedance of
each reference input is dynamic, resistor/capacitor combinations
on these inputs can cause dc gain errors, depending on the output
impedance of the source that is driving the reference inputs.
Reference voltage sources like those recommended previously
(s
uch as the ADR391) typically have low output impedances
and are, therefore, tolerant to having decoupling capacitors
on REFIN(+) without introducing gain errors in the system.
Deriving the reference input voltage across an external resistor
means that the reference input sees a significant external source
impedance. External decoupling on the REFIN pins is not
recommended in this type of circuit configuration.
. The reference input is unbuffered; therefore,
DD
.
DD
RESET
The circuitry and serial interface of the AD7785 can be reset
by writing 32 consecutive 1s to the device. This resets the logic,
the digital filter, and the analog modulator while all on-chip
registers are reset to their default values. A reset is automatically
performed on power-up. When a reset is initiated, the user
must allow a period of 500 μs before accessing any of the onchip registers. A reset is useful if the serial interface becomes
asynchronous due to noise on the SCLK line.
Rev. 0 | Page 26 of 32
AD7785
www.BDTIC.com/ADI
AVDD MONITOR
Along with converting external voltages, the ADC can be
used to monitor the voltage on the AV
Bit CH0 equal 1, the voltage on the AV
attenuated by 6, and the resultant voltage is applied to the ∑-Δ
modulator using an internal 1.17 V reference for analog-todigital conversion. This is useful, because variations in the
power supply voltage can be monitored.
pin. When Bit CH2 to
DD
pin is internally
DD
CALIBRATION
The AD7785 provides four calibration modes that can be
programmed via the mode bits in the mode register. These are
internal zero-scale calibration, internal full-scale calibration,
system zero-scale calibration, and system full-scale calibration,
which effectively reduces the offset error and full-scale error to
the order of the noise. After each conversion, the ADC conversion result is scaled using the ADC calibration registers
before being written to the data register. The offset calibration
coefficient is subtracted from the result prior to multiplication
by the full-scale coefficient.
To start a calibration, write the relevant value to the MD2 to
its in the mode register. After the calibration is complete,
MD0 b
the contents of the corresponding calibration registers are
updated, the
pin goes low (if
During an internal zero-scale or full-scale calibration, the
espective zero input and full-scale input are automatically
r
connected internally to the ADC input pins. A system calibration,
however, expects the system zero-scale and system full-scale
voltages to be applied to the ADC pins before the calibration
mode is initiated. In this way, external ADC errors are removed.
From an operational point of view, a calibration should be
t
reated like another ADC conversion. A zero-scale calibration
(if required) should always be performed before a full-scale
calibration. System software should monitor the
the status register or the DOUT/
end of calibration via a polling sequence or an interrupt-driven
routine.
Both an internal offset calibration and a system offset
cal
ibration take two conversion cycles. An internal offset
calibration is not needed, as the ADC itself removes the offset
continuously.
To perform an internal full-scale calibration, a full-scale input
volt
age is automatically connected to the selected analog input
for this calibration. When the gain equals 1, a calibration takes
2 conversion cycles to complete. For higher gains, 4 conversion
cycles are required to perform the full-scale calibration.
DOUT/
returns low when the calibration is complete.
RDY
bit in the status register is set, the DOUT/
CS
is low), and the AD7785 reverts to idle mode.
RDY
pin to determine the
RDY
goes high when the calibration is initiated and
RDY
RDY
bit in
The ADC is placed in idle mode following a calibration. The
m
easured full-scale coefficient is placed in the full-scale register
of the selected channel. Internal full-scale calibrations cannot be
performed when the gain equals 128. With this gain setting, a
system full-scale calibration can be performed. A full-scale
calibration is required each time the gain of a channel is
changed to minimize the full-scale error.
An internal full-scale calibration can be performed at specified
pdate rates only. For gains of 1, 2, and 4, an internal full-scale
u
calibration can be performed at any update rate. However, for
higher gains, internal full-scale calibrations can be performed
when the update rate is less than or equal to 16.7 Hz, 33.2 Hz,
and 50 Hz only. However, the full-scale error does not vary with
the update rate, so a calibration at one update rate is valid for all
update rates (assuming the gain or reference source is not
changed).
A system full-scale calibration takes 2 conversion cycles to
mplete, irrespective of the gain setting. A system full-scale
co
calibration can be performed at all gains and all update rates.
If system offset calibrations are being performed along with
system full-scale calibrations, the offset calibration should be
performed before the system full-scale calibration is initiated.
GROUNDING AND LAYOUT
Because the analog inputs and reference inputs of the ADC are
differential, most of the voltages in the analog modulator are
common-mode voltages. The excellent common-mode rejection of the part removes common-mode noise on these inputs.
The digital filter provides rejection of broadband noise on the
power supply, except at integer multiples of the modulator
sampling frequency. The digital filter also removes noise from
the analog and reference inputs, provided that these noise
sources do not saturate the analog modulator. As a result, the
AD7785 is more immune to noise interference than a conventional
high resolution converter. However, because the resolution of
the AD7785 is so high, and the noise levels from the AD7785 is
so low, care must be taken with regard to grounding and layout.
The printed circuit board that houses the AD7785 should be
desig
ned such that the analog and digital sections are separated
and confined to certain areas of the board. A minimum etch
technique is generally best for ground planes because it provides
the best shielding.
It is recommended that the GND pins of the AD7785 be tied
o the AGND plane of the system. In any layout, it is important
t
to keep in mind the flow of currents in the system, ensuring
that the return paths for all currents are as close as possible to
the paths the currents took to reach their destinations. Avoid
forcing digital currents to flow through the AGND sections of
the layout.
Rev. 0 | Page 27 of 32
AD7785
www.BDTIC.com/ADI
The ground planes of the AD7785 should be allowed to run
under the device to prevent noise coupling. The power supply
lines to the AD7785 should use as wide a trace as possible to
provide low impedance paths and reduce the effects of glitches
on the power supply line. Fast switching signals such as clocks
should be shielded with digital ground to avoid radiating noise
to other sections of the board, and clock signals should never be
run near the analog inputs.
Avoid crossover of digital and analog signals. Traces on opposi
te sides of the board should run at right angles to each other.
This reduces the effects of feedthrough through the board.
A microstrip technique is by far the best, but it is not always
possible with a double-sided board. In this technique, the
component side of the board is dedicated to ground planes, and
signals are placed on the solder side.
Good decoupling is important when using high resolution
Cs. AV
AD
parallel with 0.1 μF capacitors to GND. DV
decoupled with 10 μF tantalum in parallel with 0.1 μF
capacitors to the system’s DGND plane, with the system’s
AGND to DGND connection being close to the AD7785.
To achieve the best from these decoupling components, they
sh
ould be placed as close as possible to the device, ideally right
up against the device. All logic chips should be decoupled with
0.1 μF ceramic capacitors to DGND.
should be decoupled with 10 μF tantalum in
DD
should be
DD
Rev. 0 | Page 28 of 32
AD7785
Y
A
V
T
www.BDTIC.com/ADI
APPLICATIONS INFORMATION
The AD7785 provides a low cost, high resolution analog-todigital function. Because the analog-to-digital function is
provided by a ∑-Δ architecture, the part is more immune to
noisy environments, making it ideal for use in sensor
measurement and industrial and process control applications.
TEMPERATURE MEASUREMENT USING A
THERMOCOUPLE
Figure 20 outlines a connection from a thermocouple to the
AD7785. In a thermocouple application, the voltage generated
by the thermocouple is measured with respect to an absolute
reference, so the internal reference is used for this conversion.
The cold junction measurement uses a ratiometric configuration,
so the reference is provided externally.
Because the signal from the thermocouple is small, the AD7785
is o
perated with the in-amp enabled to amplify the signal from
the thermocouple. As the input channel is buffered, large
HERMOCOUPLE
JUNCTION
GND
V
BIAS
R
R
AIN1(+)
AIN1(–)
C
AIN2(+)
AIN2(–)
R
REFIN(+)
REF
REFIN(–)
IOUT2
MUX
AV
GND
DD
DD
AV
DD
decoupling capacitors can be placed on the front end to
eliminate any noise pickup that may be present in the
thermocouple leads. The AD7785 has a reduced commonmode range with the in-amp enabled, so the bias voltage
generator provides a common-mode voltage so that the voltage
generated by the thermocouple is biased up to AV
DD
/2.
The cold junction compensation is performed using a thermis-
or. The on-chip excitation current supplies the thermistor. In
t
addition, the reference voltage for the cold junction
measurement is derived from a precision resistor in series with
the thermistor. This allows a ratiometric measure-ment so that
variation of the excitation current has no effect on the
measurement (it is the ratio of the precision reference resistance
to the thermistor resistance that is measured).
REFIN(+) REF IN(–)
BAND GAP
REFERENCE
IN-AMPBUF
INTERNAL
CLOCK
Σ-Δ
ADC
GND
SERIAL
INTERFACE
AND
CONTROL
LOGIC
AD7785
DOUT/RD
DIN
SCLK
CS
DV
DD
CLK
Figure 20. Thermocouple Measurement Using the AD7785
06721-020
Rev. 0 | Page 29 of 32
AD7785
A
V
www.BDTIC.com/ADI
TEMPERATURE MEASUREMENT USING AN RTD
To optimize a 3-wire RTD configuration, two identically
matched current sources are required. The AD7785, which
contains two well-matched current sources, is ideally suited to
these applications. One possible 3-wire configuration is shown
in
Figure 21. In this 3-wire configuration, the lead resistances
esult in errors if only one current is used, as the excitation
r
current flows through RL1, developing a voltage error between
AIN1(+) and AIN1(–). In the scheme outlined, the second RTD
current source is used to compensate for the error introduced
by the excitation current flowing through RL1. The second RTD
current flows through RL2. Assuming RL1 and RL2 are equal
(the leads would normally be of the same material and of equal
RL1
RTD
RL2
RL3
R
GND
IOUT1
AIN1(+)
AIN1(–)
IOUT2
REFIN(+)
REF
REFIN(–)
AV
GND
DD
DD
BAND GAP
REFERENCE
IN-AMPBUF
length), and IOUT1 and IOUT2 match, the error voltage across
RL2 equals the error voltage across RL1, and no error voltage
is developed between AIN1(+) and AIN1(–). The voltage is
developed twice across RL3. However, because this is a
common- mode voltage, it does not introduce errors. The
reference voltage for the AD7785 is also generated using one of
these matched current sources. It is developed using a precision
resistor and applied to the differential reference pins of the
ADC. This scheme ensures that the analog input voltage span
remains ratiometric to the reference voltage. Any errors in the
analog input voltage due to the temperature drift of the excitation current are compensated by the variation of the reference
voltage.
REFIN(+) REFIN(–)
GND
DOUT/RDY
DIN
SCLK
CS
DV
DD
INTERNAL
CLOCK
Σ-Δ
ADC
SERIAL
INTERFACE
AND
CONTROL
LOGIC
AD7785
CLK
Figure 21. RTD Application Using the AD7785
06721-021
Rev. 0 | Page 30 of 32
AD7785
www.BDTIC.com/ADI
OUTLINE DIMENSIONS
5.10
5.00
4.90
16
4.50
4.40
4.30
PIN 1
0.15
0.05
0.65
BSC
COPLANARITY
COMPLIANT TO JEDEC STANDARDS MO-153-AB
Figure 22. 16-Lead Thin Shrink S
0.10
0.30
0.19
9
81
1.20
MAX
SEATING
PLANE
6.40
BSC
0.20
0.09
8°
0°
mall Outline Package [TSSOP]
0.75
0.60
0.45
(RU-16)
Dimensions shown in millimeters
ORDERING GUIDE
Model Temperature Range Package Description Package Option
AD7785BRUZ
AD7785BRUZ-REEL
EVAL-AD7785EBZ
1
Z = RoHS Compliant Part.
1
1
1
–40°C to +105°C 16-Lead TSSOP RU-16
–40°C to +105°C 16-Lead TSSOP RU-16