Akai PDP-5006H Service Manual

Page 1
SERVICE MANUAL
Model:
PDP-5006H
Safety Precaution
Technical Specifications
Block Diagram Circuit Diagram Basic Operations & Circuit Description Main IC Specifications
Trouble Shooting Manual of PDP Module
Spare Part list Exploded View
If You Forget Your V-CHIP Password
Software Upgrade
This manual is th e la test at th e time of printing, and do e s not include th e modification which may b e made after th e printing, by the co n st an t improvement of product.
Page 2
Safety Precaution
CAUTION
RISK OF ELE CTRIC S HOCK
DO NOT OPEN
A
CAUTION: TO REDUCE THE RISK OF ELECTRIC SHOCK, DO NOT REMOVE COVER (OR BACK). NO USER-SERVICEABLE PARTS INSIDE. REFER SERVICING TO QUALIFIED SERVICE PERSONNEL ONLY.
A
The lightning flash with arrowhead symbol, within an equilateral triangle, is intended to alert the user to the presence of uninsulated dangerous voltage within the products enclo sure that may be of sufficient magnitude to constitute a risk of electric shock to persons.
The exclamation point within an equilateral triangle is intended to alert the user to the presence of important operating and maintenance (servicing) instructions in the literature accompanying the appliance.
P R E C A U T IO N S D U R IN G
S E R V IC IN G
1. In addition to safety, other parts and assemblies are specified for conformance with such regulations as those applying to spurious radiation. These must also be replaced only with specified replacements. Examples: RF converters, tuner units, antenna selection switches, RF cables, noise-blocking capacitors, noise-blocking filters, etc.
2. Use specified internal Wiring. Note especially:
1) Wires covered with PVC tubing
2) Double insulated wires
3) High voltage leads
3. Use specified insulating materials for hazardous live parts. Note especially:
1) Insulating Tape
2) PVC tubing
3) Spacers (insulating barriers)
4) Insulating sheets for transistors
5) Plastic screws for fixing micro switches
4. When replacing AC primary side components (transformers, power cords, noise blocking capacitors, etc.), wrap ends of wires securely about the terminals before soldering.
5. Make sure that wires do not contact heat generating parts (heat sinks, oxide metal film resistors, fusible resistors, etc.)
6. Check if replaced wires do not contact sharply edged or pointed parts.
7. Make sure that foreign objects (screws, solder droplets, etc.) do not remain inside the set.
M A K E Y O U R C O N T R IB U T IO N
T O P R O T E C T T H E
E N V IR O N M E N T
Used batteries with the ISO symbol
\5<9
for recycling as well as small accumulators (rechargeable batteries), mini-batteries (cells) and starter batteries should not be thrown into the garbage can.
Please leave them at an appropriate depot.
W A R N IN G :
Before servicing this TV receiver, read the SAFETY INSTRUCTION and PRODUCT SAFETY NOTICE.
S A F E T Y IN S T R U C T IO N
The service should not be attempted by anyone
unfamiliar with the necessary instructions on this
apparatus. The following are the necessary
instructions to be observed before servicing.
1. An isolation transformer should be connected in the power line between the receiver and the AC line when a service is performed on the
primary of the converter transformer of the set.
2. Comply with all caution and safety related provided on the back of the cabinet, inside the
cabinet, on the chassis or picture tube.
3. To avoid a shock hazard, always discharge the picture tube's anode to the chassis ground before removing the anode cap.
4. Completely discharge the high potential voltage
of the picture tube before handling. The picture tube is a vacuum and if broken, the glass will explode.
Page 3
5. When replacing a MAIN PCB in the cabinet, always be certain that all protective are installed properly such as control knobs, adjustment covers or shields, barriers, isolation resistor networks etc.
6. When servicing is required, observe the original lead dressing. Extra precaution should be given to assure correct lead dressing in the high voltage area.
7. Keep wires away from high voltage or high tempera ture components.
8. Before returning the set to the customer, always perform an AC leakage current check on the exposed metallic parts of the cabinet, such as antennas, terminals, screwheads, metal overlay, control shafts, etc., to be sure the set is safe to operate without danger of electrical shock. Plug the AC line cord directly to the AC outlet (do not use a line isolation transformer during this check). Use an AC voltmeter having 5K ohms volt sensitivity or more in the following manner. Connect a 1.5K ohm 10 watt resistor paralleled by a 0.15pF AC type capacitor, between a good earth ground (water pipe, conductor etc.,) and the exposed metallic parts, one at a time. Measure the AC voltage across the combination of the 1.5K ohm resistor and 0.15 uF capacitor. Reverse the AC plug at the AC outlet and repeat the AC voltage measurements for each exposed metallic part. The measured voltage must not exceed 0.3V RMS. This corresponds to 0.5mA AC. Any value exceeding this limit constitutes a potential shock hazard and must be corrected immediately. The resistance measurement should be done between accessible exposed metal parts and power cord plug prongs with the power switch "ON". The resistance should be more than 6M ohms.
AC VOLTMETER
P R O D U C T S A F E T Y N O T IC E
Many electrical and mechanical parts in this apparatus have special safety-related characteristics.
These characteristics are offer passed unnoticed by visual spection and the protection afforded by them cannot necessarily be obtained by using replacement components rates for a higher voltage, wattage, etc.
The replacement parts which have these special safety characteristics are identified by A marks on the schematic diagram and on the parts list.
Before replacing any of these components, read the parts list in this manual carefully. The use of substitute replacement parts which do not have the same safety characteristics as specified in the parts list may create shock, fire, or other hazards.
9. Must be sure that the ground wire of the AC inlet is connected with the ground of the apparatus properly.
Good earth ground
such as the w ater
- p ip e, cond u ctor,
etc.
AC Leakage Current Check
1500 ohmi, lOwatt
Place this probe on each exposed metallic part
Page 4
Technical Specifications
M O D E L : PDP-5G0eH
5 0 P las m a D is p la y
DATE FIRST ISSUED ISSUE
1
REVISIONS
ISSUED DATE DESCRIPTION RAISED BY :
RAISED BY CHECKED BY NUMBER OF PAGES
9
SPECIFICATION AGREED : SIGNATURE DATE
R & D DEPARTMENT
COMMERCIAL DEPARTMENT
PRODUCTION DEPARTMENT
Q/A DEPARTMENT
CUSTOMER
SPECIFICATION APPROVED : SIGNATURE : DATE
NOTE : Only d o c u m e n ts stam p e d C ontr o lled D o cum e n t to b e u sed for m a n u factu re o f production parts.
Page 5
CONTINUATION PAGE
Technical Specifications
1. S ta n d a rd T e s t C o n d itio n s
PDP-5006H
NUMBER 2 OF 9 PAGES
All tests shall be performed under the following conditions, unless otherwise specified.
1.1 Ambient light
1.2 Viewing distance
1.3 Warm up time
1.4 PDP Panel facing
1.5 Measuring Equipment
1.6 Magnetic field
1.7 Control settings
1.8 Power input
1.9 Ambient temperature
1.10 Display mode
150ux (When measuring IB, the ambient luminance
= 0.1Cd/m2)
50cm in front of PDP
30 minutes
no restricted
PC, Chroma 2225 signal generator (with Chroma digital additional card) or equivalent, Minolta CA100 photometer
no restricted
Brightness, Contrast, Tint, Color set at Center(50)
100~240Vac
20°C ± 5°C (68°F ± 9°F)
31.5KHz/60Hz (Resolution 1366 x 768)
1.11 Other conditions
1.11.1 With image sticking protection of PDP module, the luminance will descend by time on a same still screen and rapidly go down in 5 minutes. When measuring the color tracking and luminance of a same still screen, be sure t o accomplish the measurement in one minute to ensure its accuracy.
1.11.2 Due to the structure of PDP, the extra-high-bright same screen should not hold over 5 minutes for fear of branding on the panel.
Page 6
Technical Specifications
E L E C T R IC A L C H A R A C T E R IS T IC S
2. P o w e r In p u t
PDP-5006H
CONTINUATION PAGE
NUMBER 3 OF 9 PAGES
2.1 Voltage
2.2 Input Current
2.3 Maximum Inrush Current Test condition
2.4 Frequency
2.5 Power Consumption Test condition
2.6 Power Factor
2.7 Withstanding voltage
3. D is p la y
3.1 Screen Size
3.2 Aspect Ratio
3.3 Pixel Resolution
3.4 Peak Brightness
3.5 Contrast Ratio (Dark room)
3.6 Viewing Angle
3.7 OSD language
100 ~ 240VAC
5.0 /2.5A
<30 A (FOR AC110V ONLY) Measured when switched off for at least 20 mins
50Hz to 60Hz(±3Hz)
< 480W full white display with maximum brightness and contrast
Meets I EC 1000-3-2
1.5kVac or 2.2kVdc for 1 sec
50 Plasma display 16:9
1366x768 1000 cd/m2 (Panel module without filter) 5000:1 (Panel module without filter)
Over 160° English
4. Sig n a l
4.1 AV & Graphic input
4.1.1 Composite signal
4.1.2 Y,C Signal
4.1.3 Component signal
4.1.4 Graphic I/P
4.1.5EDID compatibility
4.1.6 I/P frequency
CVBS S-Video Y, Pb/Cb, Pr/Cr, HDTV compatible
Analog: D-sub 15pin detachable cable
Digital: DVI
DDC 1.3
fH 31.5kHz to 60kHz/fV: 56.25Hz to 75Hz (1024X768
recommended)
Page 7
Technical Specifications
4.2 Audio input Audio I/P(L/Rx5)
4.3 AV output Audio&Video O/P(RCAx3)
PDP-5006H
1 for DVI / D-Sub 1 for Y/ Pb/Pr 1 for Y/ Cb/Cr 1 for CVBS 1 for S-Video
: Monitor out(Video & Audio L/R)
CONTINUATION PAGE
NUMBER 4 OF 9 PAGES
4.4 Other function :
5. E n v iro n m e n t
5.1 Operating environment
5.1.1 Temperature :
5.1.2 Relative humidity:
5.2 Storage and Transport
5.2.1 Temperature :
5.2.2 Relative humidity:
6. P a n e l C h a r a c te r is t ic s
6.1 Type
6.2 Size
6.3 Aspect ratio
6.4 Viewing angle
6.5 Resolution
6.6 Weight
6.7 Color
6.8 Contrast
6.9 Peak brightness :
PIP/POP/PBP, Picture size, Picture Still, Sound mode,Last
memory, Timer, MTS
to 33°C 20% to 85%(non-condensing)
-20°C to 60°C(-4° to 140°F) 5% to 95%
S50HW-XD03 50, 1190mm(width)x7005mm(height)x59mm(depth)±1
mm)
16:9
Over 160°
1366X768
22.0kg ±0.5 kg (Net) 1024(R)X1024(G)X1024(B) COLORS
Average 60:1 (In a bright room with 150Lux at center) Typical 5000:1 (In a dark room 1/100 White Window pattern at center).
Typical 1000cd/m2 (1/25 White Window)
6.10 Color Coordinate Uniformity :
Test Pattern :
Contrast; Brightness and Color control at norma setting Full white pattern
Average of point A,B,C,D and E +/- 0.01
Page 8
Technical Specifications
PDP-5006H
NUMBER 5 OF 9 PAGES
6.11 Color temperature Contrast at center (50); Brightness center (50); Color temperature set at Natural x=0.285±0.02 y=0.290±0.02
6.12 Cell Defect Specifications
Subject to Panel supplier specification as appends.
7. F ro n t P a n e l C o n tro l B u tto n
CONTINUATION PAGE
7.1 Sele Up / Down Button
Push the key to select Item up or down.
When selecting the item on OSD menu.
Volume Up/ Down Button
Push the key to increase the volume up or down.
When selecting the adjusting item on OSD menu
increase or decrease the data-bar.
Menu Button
Source Select Button
7.2 Stand by Button
Enter to the OSD menu.
Push the key to select the input signals source.
Switch on main power, or switch off to enter power Saving modes.
7.3 Main Power Switch
8. O S D F u n c tio n
Turn on or off the unit.
8.1 Picture : State (Normal,Dark,Bright,User); Display (Bright,contrast,Color,Hue)
Temp (warm,Cool,Normal,User);
Position (H-posit,V-posit,Phase,H-size,Auto Adjust)
8.2 Sound : Setup (Mode,AVC,Volume,Balance);
Equalizer (120HZ,500HZ,1.5KHZ,5KHZ,10KHZ) BBE Setup (Gain,Treble,Bass)
8.3 OSD : Size (Panorama,16:9,Normal,Anamorphic,Letter Box,TV Mode)
OSD Set (Language,OSD Position,Time Out) Option (Burn Protect, Version)
V-Chip , C/C
8.4 Layout : Layout (Full Screen,PIP,Split Screen,Grid,POP 3,POP 12) PIP Set (Sub Win Source,Sub Win Size,PIP Size.PIP Position)
8.5 Time : Sleep (30Min,60Min,90Min,120Min,180Min)
Wake Up (Time Edit,Volume,TV Mode,Channel) Time Set
Page 9
Technical Specifications
9. A g e n c y A p p r o v a ls
Safety UL60950
Emissions FCC class B
10. R e lia b ility
PDP-5006H
CONTINUATION PAGE
NUMBER 6 OF 9 PAGES
11.1 MTBF
11. A c c e s s o rie s
20,000 hours(Use moving picture signal at 25°C ambient)
User manual x1, Remote control x1, Stand x1, Power cord x1, Battery x 2, Accessories box x 1 ,Speaker x 2,Speaker wire x2
Page 10
Technical Specifications
12. Support the Signal Mode
A. D-Sub Mode (VGA or DVI)
PDP-5006H
CONTINUATION PAGE
NUMBER 7 OF 9 PAGES
NO.
1 640 x 400 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
Resolution
640 x 480 640 x 480 640 x 480 640 x 480 720 x 400 800 x 600 800 x 600 800 x 600 800 x 600 832 x 624
1024x 768 1024x 768 1024x 768 1152x864 1152x864 1152x864 1280x 960 1280x 1024
Horizontal
Frequency
(KHz)
31.47 70.08
31.50 60.00
35.00 67.00
37.50 75.00
37.86 72.81
31.47 70.08
35.16 56.25
37.90 60.32
46.90 75.00
48.08 72.19
49.00 74.00
48.40 60.00
56.50 70.00
60.00 75.00
54.53 61.13
63.86 70.02
67.52 75.02
60.02 60.02 108.04
64.00 60.01 108.00
Vertical
Frequency
(Hz)
Dot Clock
Frequency
(MHz)
25.17
25.18
30.24
31.50
31.50
28.32
36.00
40.00
49.50
50.00
57.27
65.00
75.00
78.75
80.37
94.51
108.03
B. DTV Mode
Horizontal
NO. Resolution
1 480 i 2 3 4 5 6 7 8
- When the signal received by the Display exceeds the allowed range, a warning message "Out Of Range shall appear on the screen.
- You can confirm the input signal format from the "OSD Menu.
1080i(1920x1080) 1080i(1920x1080)
576 i 480p(720x480) 576p(720x576)
720p(1280x720) 720p(1280x720)
Frequency
(KHz)
15.734 59.94
15.625 50.00
31.468 59.94
31.25 50.00
45.00 60.00
37.50 50.00
28.125 50.00
33.75 60.00
Vertical
Frequency
(Hz)
Dot Clock
Frequency
(MHz)
13.50
13.50
27.00
27.00
74.25
74.25
74.25
74.25
Page 11
CONTINUATION PAGE
Technical Specifications
4 . 4 R e m o te C o n tro l
PDP-5006H
NUMBER 8 OF 9 PAGES
0 Power ( 6 ): Press to turn on and off. 2 Mute ( ^
): Press to mute the sound. Press
again or press or to restore the sound.
3 P.STILL: Press to freeze the picture. Press
1 3 4 7
-GD
P.STILL P.SIZE P.MODE/S.S EIE
t f j f c l d T C D r
PIP SWAP C/C V-CHIP r
C D
TIME SLEEP
again to restore the picture.
4 P.SIZE: Press to cycles through the picture
size: Normal, Fill Screen, Anamorphic, Letter Box, TV Mode or Panorama.
5 P. MODE: Press to cycles through the picture
mode: NORMAL, BRIGHT, DARK, USER.
© S.SELE: Press to cycles through the sound
select: Main window sound or Sub window
© © © © © © © © ©'
sound.
0 PIP: Press to turns on PIP (picture-in-
picture) feature. Such as Full Screen, PIP or Split Screen.
PIP Source F.WHITE INFO 1 100
-ED ED CD CD
-ED ED ED ED-
©
SOUND PICTURE EXIT SOURCE
8 SWAP: Press to switches the Main window
or Sub window pictures.
9 C/C: Press to select the Closed Caption
mode.
10 V-Chip: Press to select the child protect
mode. 11 TIME: Press to display the current time. 12 SLEEP: Press repeatedly until it displays
the time in minutes (30 Min, 60 Min, 90 Min,
120 Min, 180 Min or Off ) that you want the PDP to remain on before shutting off. To cancel Sleep Time, press SLEEP repeatedly until Sleep Off appears. And you can press
or to select sleep time shut down.
13 Number buttons: Use these buttons to
enter password.
(Note: The 100 button is inactive in this model.)
14 PIP Source: Press to select the signal for Sub Window.(Only for PIP.) 15 F.WHITE: Press to show a full white picture. 16 INFO: Press to display on-screen information. 17 SOUND: Press to select different sound system, such as Normal, Flat, News, Cinema,
User or BBE Digital.
18 PICTURE: Press to select BRIGHT, COLOR”, “CONTRAST”, HUE or “SHARP”, and
you can use^ or to adjust.
19 EXIT: Press to return or exit OSD menu.
C l>
2 5
12
(Continued on next page)
Page 12
CONTINUATION PAGE
Technical Specifications
PDP-5006H
NUMBER 9 OF 9 PAGES
21 SOUND: Press to select different sound system, such as Normal, Flat, News, Cinema,
User or BBE Digital.
22 PICTURE: Press to select BRIGHTNESS, “COLOR”, CONTRAST, HUE or
SHARPNESS”, and you can use A or to adjust. 23 EXIT: Press to return or exit OSD menu. 24 SOURCE: Press to select the signal sources directly. Such as TV, AV1, S-VIDEO,
YCbCr, YPbPr, Analog RGB or Digital RGB. 23 MENU: Press to display the OSD Menu. 23 OK: Press to enter or confirm. 21 / : They are used as / buttons in the OSD Menu screen and they can be
used for the selection of the program when the OSD Menu is not shown on the screen.
23-4 / : They are used as -4 / buttons in the OSD Menu screen and they can be
used for the adjustment of volume when the OSD Menu is not shown on the screen.
P H Y S IC A L C H A R A C T E R IS T IC S
14. P o w e r C or d
Length : 1.8m nominal
Type :
15. C a b in e t
optional
15.1 Color : silver colour as defined by colour plaque reference number
15.2 Weight
Net weight :
Gross weight :
51.8kg 74kg
15.3 Dimensions (with stand&speak)
Width : Height :
Depth :
1227.8mm
739.8mm
120.6mm
Page 13
Block Diagram
Product Specification of PDP Module
LVDS Input
Control Signal
(Serial Interface)
APL Data
Memory
Input Interface Controller
Display data, Driver timing
>
c Q
G
cd
O
GO
Controller
Driver
Timing Controller
Color Plasma Display Panel
1366 X 768 pixels
<u
>
G
T3
cö 3 c
O
Vs(180V~190V)
Va(55V~65V)
Vcc(+5V)
o
o
Address Driver
Applied Voltage level is specified at the time when Full-White pattern is displayed on the panel.
Page 14
Block Diagram MAIN/AUDIO BOARD
Page 15
Circuit Diagram
- Power supply board o f A ud io A m pl ifi er ,
- Main ( Vid e o) bo ard
- Sub (Audio ) board
- Ke yp ad boa rd
- R emote control re ce iv er board
- Rem ot e co ntro l board
Page 16
MPT 0 12 A
Page 17
Page 18
1
Page 19
DbhM4812V12 Vtek BOM.sch-3 - Wed Oct 06 23:58:10 2004
I
-----
X S B_ SC L [ 3]
1
-----
< SB _SDA [3 ]
CE2 0Q
D201
W -
D2 00
W -
H h
[3 ] M AX_T X[?
[3 ] MAX_RX[)------|_
------[.
TTTyTTTTTT
j_um
v c c ADO.PD.D
EA.VP A D2.P 0.2 RESET AD 4.P 0. 4
P1 .0.T 2 P1.1.T2EX P1.2 P1.3 .PWM 0 P1.4.PW M1 P1.5 .PWM 2 P1.6 .PWM 3 P1.7 .PWM 4
P3 .0.R XD A13. P2.5 P3.1.TXD P3.2 .IN T0 (B)A 15,P 2. 7 P3.3.IN T1 P3.4 .T 0 ALE.P P3 .5.T 1
XI X2 P4 .0
GND (B) INT2 ,P4,3
AD1.P0.1 AD 3. P0 .3 AD 5.P0 .5
AD6.PÛ .6 AD 7. P0 .7
AB .P 2.0
A9.P2.1
A1 0.P 2.2
A11 .P2.3
A1 2.P 2.4
(B)A1 4,P 2.B
PSEN
WR.P3.6
RD .P3.7
INT3. P4.2
P4.1
I Öl-
X1 VCC X? sni
SI)A INI A SOW GND
1 S B_SCL [3 ]
SB _SD A [3 ]
Project:
D u b h e M a i n
Title:
M ic o m B lo c k
Date: Sheet:
S E P . 1 0 ' 2 0 0 4 0 3 o f 1 3
Rev: 1 .2
Page 20
DbhM4812V12 Vtek BOM.sch-4 - Wed Oct 06 23:58:11 2004
DDF [0 0:23 ]
~m
------
DDF07/
11
nom a .
10
DDFOL
9
p s b i
. D F0 4 1 » DF05 ? 7 R D Fi lfi DFOfi 3 » DF07 4 5 D n m z
DFOB 1 » UFOS 7 DF10 3 » DF11 4
DF17 1 » DF1.1 7 . DF14 3 » DF15 4
DF1fi 1 . DF17 2 v DF18 3 n n q 4 5 D DF19,
D F70 1 DF71 7 v D F22 3 , D F2 3 4
'S/VS/
I
A2 52
/w v 'S/V S/
A2 53
/y v v /w v
FA2 54
/y v v
I
FA2 55
:
1
b D nF04,
b o n rnf i,
B DDFO fl. 7 D nF ns, 6 D DF10, 5 RDF11 ,
B DDF17/ 7 RDFI.T. 6 D DF14/ 5 D HF15,
R D DF16. 7 D DF17, R D DF18.
fi DDF20. 7 D DF21, R D DF2Z 5 D DF23,
DDF07,
-| 17 IÎDF0.1
11 in D DF04,
RDF05,
DDF14/
I 17
RDF15,
in DDFOR.
R0F09 ,
DDF10/
I 17
IÎDF11 ,
in I5 0F1 7/
DDF13,
DDF22,
i 1?
DDF23,
11
DDF16,
10
DDF17,
DDF18,
l 1?
DDF19,
11
DDF20,
10
DDF21,
9
nn sn7 .
11 10 n nso a
n nsm .
DDS 07,
I 17
n nsn .\
10 ODS fH,
IÎDS05.
9
[4 TD 1+
n n s u ,
I 17
DDS 15/
10 nn sna ,
nns ns ,
D0S10/
I 17
IÎDR11 ,
10 D0S17/
IÎDR1.T,
DD S2Z
I 17
DDS 23. DDS16,
10
DDS 17,
DD S18.
-|1? DDS 19,
11
DDS 20.
10
DDS 21,
9
[4 A 2 - [4 fA 2 + [4 Î B 2 - [4 T B 2+
FOR DUAL THINE FORMAT
. DDF01 5 2 . DDF02 5 4 . DDF03 5 5 . DDF04 56 . DDF05 3 . DDF08 5 0 . DDF07 2
. DDF08 4 . DDF09 6 . DDF10 7 . DDF11 . DDF12 12 . DDF13 14 . DDF14 B . DDF15 10
. DDF16 15 . DDF17 19 . DDF1B 20 . DDF19 2 2 . DDF20 23 . DDF21 2 4 . DDF22 16 . DDF23 1B
>CL KIN PVCC
TA 0(R2,RD ) TA1(R3,R1) TA2 (R4,R 2) TA3 lR 5,R3 ) TA4 (R6,R 4) VCC1 TA5 (R7,R 5) VCC2 TD 0( R0 ,R6 ) RS (VCC) TD1(R1,R7)
TA 6ÎG2 .G 0) TXOUTG TB0(G 3,G1) TXOUTO+ TB1(G 4,G2)
11
TB 2(G5 ,G3) TXOUT1- TB 3 G 6.G 4) TXOUT14 TB 4 G7 .G5 ) TD 2 G0,G6 ) T XOU T2 - TD 3(G 1,B 7)
TB 5(B2,B 0) TB 6(B 3,B1) TC0 (B4,B 2) TXO UT 3- TC 1(B5,B3) T XOUT3 + TC 2(B6 ,B 4) TC 3 B 7.B5 ) GND1 TD 4 B 0.B6) GND2 TD 5(B1,B7)
TC 4(H S) TC 5 V S) 0GND1 TC61EN) OGND2 TD 6(R ES) OGND3
R FB (THINE,NS) P gn D1
PWRDN# PGND2
LVD SVCC
TXOUT2+
TX C LK - TXCLK +
GND3 GND4 GND5
-R
TA1+ TB 1- [4 ]
TB1 +
TC 1- TC1+ [4 ]
TCLK1[4 ] TC LK 1-K4]
TD 1- TD1+
>CLKIN PVCC
TA 0( R2 ,R0) TA1 (R3,R1) LV DSVC C TA 2(R4 ,R 2) TA 3(R5 ,R 3) TA 4 R6 ,R4 ) VCC1 TA 5 R7 .R5 ) VCC2 TD 0(R0,R6 ) RS(VCC) TD1(R1,R7)
. DDSOB1 4
[4 ]
[4 ] [4 ]
[4 ] [4 ]
. DDS091 6 . DDS101 / . DDS11 1 . DDS121 17 . DDS131 14 . DDS141 K . DDS151 1U
. DDS161 15 . DDS171 19 . DDS181 70 . DDS191 22
TA 6(G2,G0 ) TX OUTO TB0(G3,G1) T XOU TO+ TB1(G4,G2)
11
TB 2(G 5,G3 ) TX 0U T1 - TB 3(G 6,G4 ) TX0 UT1+ TB 4(G7,G5 ) TD 2(GD,G6) T X 0UT 2 - TD3(G1,G7) T X0 UT 2+
1
TB 5(B2,B 0) TX CLK+ TB6 fB 3,Bl) TC D(B4,B2 ) TC 1(B 5,B 3) TX0 UT 3+ TC 2(B6 ,B 4) TC 3(B7 ,B 5) GND1 TD 4(B D,B6) GND2 TD 5(B 1,B 7) GND3
TC 4(H S) TC5 VS) 0GND1 TC 6ÎE N) 0G ND2 TD 6(R ES) 0GN D3
R FB (THINE,NS) p GND1 PWRDNjf PGND 2
TX C LK -
TX0 U T3-
GND4 GND5
St
Project:
Title:
Date: Sheet:
T A 2-
[4 ]
TA 2+
[4 ]
T B2- [4] TB 2+
[4 ]
T C2-
[4 ]
TC 2+ [4 ]
- [4 ]
TCLK2
-R
TC LK 2+ [ 4 ] T D2-
TD 2+
[4 ] [4 ]
Rev: 1 .2
-R
D u b h e M a in
T T L & L V D S O u t p u t
S E P . 1 0 ' 2 0 0 4 0 4 o f 1 3
Page 21
3bhM4812V12 Vtek BOM.sch-5 - Wed Oct 06 23:58:15 2004
Page 22
DbhM4812V12 Vtek BOM.sch-6 - Wed Oct 06 23:58:16 2004
O j
C411 jc^412 _jc4 1 3_ jc 414Jc 415 Jc416 Jc 417 +
TTTTTTM
PV
03
c
p
Ç41BjÇ 41 9 + iï
CE 40 0
:E40 1
?
2
1
1
JÇ 4 20 JÇ 42 1_ |Ç 42 2
io ^ T T T 1
[5 ] GHSYNC
Jc42
I
[5 ] GVSYNC
HDPRIN I
HDYIN I
HDPBIN I
GRAIN I GGAIN I
[5 ] ' [5 ] ' [5 ] '
[5 ] ' rui 1
Jc42
I
H \~
S1A VCC
SIR SIC s in
-----
y _
-----
^
-----
v _
-----
'
S2A DD
S2B IN S2C ËN
S2D GND
VCC5
A
DA DB DC
«FB40Q,
1FrM 0 1 9
[8.11.12] SDA3G I [8.11.12] 5C L3G
[11]
[11]
R40B w K4P9 WV
R41P w
-P V &3
------------C4 B2 ^ |
--------
C403| |
--------
C404 | |
-----------
C405 | |------------------
jc408_Jc4l
----------------
Q
R4 0C T"
------------------
-------------
-------------
;
C4Q 0
AVD3
o
o i t cm ro m to r - oo o i o rr c M r'w m o z ;
SDA REDO SCL RED1 AO RED2
CLAM P COA ST RED5 HSYNC RED6 VSYNC RED7
54.
RAIN
4L
GAIN
43.
BAIN 50GIN
DAT ACLK S0G0U T
HSOUT VSOUT BLUE6
REFBYP ASS M!DSCV0
Û Q Û Q Û Q Q Û Q Û Q Û Û Q Q Û Q Q Q Û z z z z z z z z z z z z z z z z z z z z
CJUUUUUUUUUUUUUCDUUUUU
VCC3
ld in in to ^
U40 0 GREEN0
PVD3
Q
GREEN1 GREEN2 GREEN3 GREEN4 GREEN5 GREEN6 GREEN7
BLUEO
BLUE1 BLU E2 BLU E3
BLU E4 BLU E5
BLU E7
RED3 RED4
VCC5
A
7fi RA4 0© /h 3 74 73 1 -
RA4019
r?
71 3 /0
9 1 r
RA40Z>
K / 6 5 1 - 4 RA403> A
?
19 1 r 1H RA404? 17 IK 15 1 h 14 R A40 ®
13 3 12
4
4
3 4
3 4
3 4
4
GRGB GL GRGRGT.
B
GRGB0.1
fi
GRG R04
8
RRRROR
6 GRGROR
GRGR07,
5
GRGB0&
1 R
7 GRGROft
GRGR10/
fi
GRGR11,
5 8 GRBR19, 7 GRGB13/
GRGR14/
fi
GRGR15/
5
GRGR16/
18
GRGR17/ GRGR1R/
6
BRBR19, GRGR7C1
18
GRBR71/
6 GRGR7Z
GRG B23
fi
RGB[00:07] - Red RGB[08:15] - Green RGB[16:23] - Blue
GRGBrOD:2 31
^ 4 0 2 - A
3
---------------
7
U4D2-B
6
R4Q5 V A _
---
T
JC4
[7 .8 .11|3 > GVS
[7.11] |
-----
> GFBK
[ 7 . 6 . 1 ^ GHS
Project:
D u b h e M a in
Title:
P C A n a lo g In p u t
Date: Sheet:
S E P . 1 0 ' 2 0 0 4 0 6 o f 1 3
Rev: 1 .2
Page 23
DbhM4812V12 Vtek BOM.sch-7 - Wed Oct 06 23:58:18 2004
JL
RX 2+ I
-----
y _
R X2- | p
[5 ]
RX1 + I v_
[5 ]
RX 1- h ^ C
RX 0+ RX0 -
RXC+
R-
RXC -
DVL SC L I > DVL SD A I s R4 60 » n
GDFEOE I
[3 , B,9,10,12,13J '
--------
[5.11] ' 7 v v v^
[5.11] ' 7 vvv ^
[11] '--^
RS T# i - ^
R4 59 V W -
-----\_________________
---------
-----
7 v v ^
VCC3
R458 R 45 7 IR4 56 R45 4 R 453
rrcN io u
rr cN K5 m
> > > Q-
D O O o o
EX T_R ES QE7
RX2P RX2M Q E12
RX1P QE14 RX1M QE15
RXOP QE17 RXOM QE18
RXCP QE20 RXCM QE21
O CKJ NV/SC L Q0 7 ST/S D A 009 PDO 0011
PD 00 13 ST AG _0 UT Q015 SCAN Q017
DF O /RST # 0019 PIXS Q021 CT L1 /KS CL Q023
CTL2/K SDA ODCK <
Q Û Q O Q
U4 50
CM ro C3
< < <
u QEO ÿ QE1
< QE2
QE3 QE4 QE5 QE6
QE8 QE9
0 E10
QE11
QE13
QE16
QE19
QE22 QE23
QOO
Q0 2 003 Q0 4 005 Q0 6
008 Q010
Q012 Q01 4
00 16
Q018
002 0 Q022
VSYNC
HSYNC
_ cM ir «-ir j C 7L3 O Q O Q Q I L
001
DE
C4SsJç*SS_£45j:+SeJçJS9jç460_Ë+SlJç'
TTTTTTT
10 1 r 11 R A4503 12 3 13 14 1 15 RA4519 16 3 17 20 1 21 RA457? 22 3 23 24 1 25 RA453? 26 27 30 1 31 32 3 33 34 1 35 36 3 37
49 50 51
RA4549
R A45 S
7
4
7
4
7
4
8
7 3 4
R
P
7
R
7
5
RRRRH1
RRRRH5 RRRR07
4
4
RGB[00:07] RGB[08:15] RGB[16:23]
Red Green Blue
Project:
D u b h e M a in
Title:
P C D i g ita l I n p u t
Date: Sheet:
S E P . 1 0 ' 2 0 0 4 0 7 o f 1 3
Rev: 1 .2
Page 24
DbhM4812V12 Vtek BOM.sch-8 - Wed Oct 06 23:58:29 2004
Page 25
DbhM4812V12 Vtek BOM.sch-9 - Wed Oct 06 23:58:20 2004
Page 26
DbhM4812V12 Vtek BOM.sch-10 - Wed Oct 06 23:58:22 2004
D31A01 R A? ? D31A0? 3 , D31A03 4 < D 31A04 1 , D31A05 R A3 ? 031 AÍJ6 < D 31A 07 4 . D31A0 B 1 03 1A 09
RA 4 2 031 A10 , D31A11 4 . D31A12 1 V D31A13 R A5 2
0 C 7 5B|
S h o u l d b e D a i z y - C h a i n
3
3
_
104 134
122
147
123
£__40 7
fi 5 A4 R 7 fi ñ R 7 fi 5 R 7
o s u n o 25
' C7 35
r
VSSO VDDO
71
VSS1 VDD1 VSS2 VDD2 VSS3 VDD3
PVSSO PVDDO PVSS1 PVDD1 PVSS2 PVDD2 PVSS3 PVDD3 PV SS4 PVDD4 PVSS5 PVD D5 PVSS6 PVDD6
7B
DPA VSS DPAVDD
76
DPDVSS DPDVDD MPA VSS MPAVDD ADD VSS ADDVDD
ADAVSS A DAVDD ADGVSS ADGVDD
AV S3 3B A VD33B AV S55G A VD35G AV SS33R A VD33R
AV SS3 3SVM AVD53SVM
MAO MD15
3B
MA1 MD14
3H
MA2 MD13 MA3 MD12
33
MA4 MD11
35
MA5 MD10
3 /
MAß MD9
34
MA7 MDB
41
MAB MD7
43
MA9 MD6
4^
MA10 MD5
4b
M A11 MD4
4h
MA12 MD3
44
MA15 MD2
MCLKFB MRÄS"
>MCLK UWE
RAS VDD1
CAS VDD3 WE VDD5 >CLK VD D7
AO DO
24
AI DI A2 D2 A3 D3 A4 D4 A5 D5 A6 D6 A7 D7 AB DB A9 D9
22
A10 D10
35
A ll
20
BAO D13
21
BA1 D14
15
DQML
39
DQMH VSS1
37
CKE VSS5
13 n
CS VSS 4
40
NC1 VS S6
36
NC2 VS S7
VDD 2
VDD 4 VDD 6
VSS2
VSS5
D11
D12
D15
90
121
146 160
68 D51D15 66 H4 ßV Bl> 5B hh 0310 09 S4 D31D0B 55 b / h» 61 h3 Rh 0310 0? 67
MD1
t>y
MDO
MCAS
V DINT 3
2 osioon
4 !) / H
11) 11 13 47 44 4 h 4 / 4H .40 M b3
031 015
--V0tNT18-- Á
D31D14 031 013 031 017 031011 D31D10
03 10 07 D31DD6 03 10 05 D31 D04 03 10 03
D31D01 D51D00
,
,
,
,
, , ,
,
, , , , , ,
,
, , ,
, ,
, , , , ,
W
lFB70a,
Jc704_]c705
_Jc 71
I
C7 21_[c720 _|c 719 _|c 71B -J? E7 ° 5
T T T T 1
L9.1ÜJ . v pnn R 1?
VPC0 9 , VPC10 . VPR11
VPC15 . VPC14 VPC15
, VPC01 . V PC02 , V PC 03
. VPCOB 11 . v pn oR VPC07
Je 7 0 oje 7 01_Jc 7 02_Jc 7 1 T T T
JÇ 717 _|Ç 716_|Ç71 5
T T
VPCCLK
[T O M
VPC VS VPCH S
VPCPEN
VP C[0D:15]
11
10
9
11
10
9
11
10
9
10
W S A i
9
V W 1
jç706_jç707jç708jç709_jç710_lç711 Jç712_[c7' T T T T T T T
VDINT1B
:e 70 0
VDA3
VCC 3
A
îfl
CE 704
s
SMD 2
[5 ,7,8,9, 12 ,1 3] R ST# |
R7 20
------ R721
R7 22 R7 25
' [10 ]
RA7D1 . VYC OB B . VYC 09 7 . VY C10 R 5 VRGB18 . . VYC11 B 4 VRGB19 .
RA 702 . VY C12 R . VY C13 7 ? VRGB21 .
W '
. VY C14 fi . VY C15 B 4 VRG B 25 .
RA 703 . VYCOO R . VY C01 7 ? VRG B 09 .
./W "
. V YC 02 fi . V YC 03 B 4. VRGB11 .
VY C04 B 1 VRGB12 VY C0 6 6
VY C07 B
I
I
I
1 VRGB16 . ? VRGB17 .
1 V RGB 20.
3 VRG B 22 .
1 V RGBOB . 3 VRGB10 .
[9.11.12] [9.11.12]
VP CC0 0:15 ]
mn
[9 .1 0] VPCCLK [9 .1 0] VP CPEN [9 .1 0] V PCV S [9 .1 0] VPCHS
SCL 3V SDA3V
L
----
92 93 94
V VPCOO . VPH01 » v p no? . VP R0 3 V V PC 04 . v pn o ñ V V PC 06 V PC 07
V VPCOB . VP R0 9 V VPC10 VPC11 » VPG1? » VPH13 , VPC 14 , VPC15
-----
>_
95 96 97 98 99
100
101
102
109
110
111 112 113 114 115 116
72
135
VRGB[00:07] - Red VRGB[08:15] - Green VRGB[16:23] - Blue
jç 7 2 B j ç 7 2 9 j ç 7 3 0 jç73 1 j ç 7 3 2 jç 7 3 5 C;
T T T T T T
VBO VB1 VB2 VB3 VB 4 VB 5 VB6 VB7
SVHS S W S SVCLK 1
VGO VG1 VG2 VG3 VG4 VG5 VG6 VG7
VRO VR1 VR2 VR3 VR4 VR5 VR6 VR7
PVC LK CREF P W S PVHS
I2CA1 I2C A2
SCL SDA
DEN
TES TCLK TES T CGMS MACRO
DB0
R*RDB3
bSt»DB4
DB7
DG0
V DG3 Y DG4
. DR3
' DR4
- DR7
DCLK
ADSVM
COMP
VREFIN
VREFOUT
TRST
XTA LI
DB1
DB2
DB5 DB6
DG1
DG2
DG5 DG6 DG7
DR2
DR5 DR6
DVS DHS
ADR ADG ADB
TDO TCK
TDI
TMS
1B7
VYR OB ,
15B
V YC0 9 /
IS»
VYC10 ,
V
VYC11 /
3
VYC 1? ,
4
VYR13 .
b
VYC14 ,
H
VYC1B ,
149
VY COO/
l.sr»
VYn m ,
1B1
VY G O?,
1b2
VY R03 ,
1b3
V YC0 4 /
1b4
V YC0 5 /
1f>b
V YC0 6 /
IbB
V Y C07 /
140 RA705P 141 142 143 1 - 144 RA708? 145 14B
12 VDA3
21
18
f j ^723 ff
I smd|2
27 J C 725
R7 0B a
129 RA70R? 130 3 131
4
AVr
-O-
L
VDINT3
o
VYCrOQ :151
VRßROO ,
B
VRRB01 .
3
VRß BO? ,
B
4
4
VRGB0 3 / VRGR04 ,
fi
VRRBOB .
7
3
VRßBOfi , VRGB0 7 ,
5
\ h
Y700
_£gg£_
I.
Project:
D u b h e M a in
Title:
D e i n t e r l a c e r P W 1 2 3 1
Date: Sheet:
S E P . 1 0 ' 2 0 0 4 1 0 O f 13
VR G B[ 00:23 ]
LID,TU
> VCLK [10,11] > W S [1 0,11] V VHS [10,1 1]
OUT
mTAB
----------
VDINT1
A
Rev: 1 .2
Page 27
DbhM4812V12 Vtek BOM.sch-11 - Wed Oct 06 23:58:32 2004
GFBK i
[6 , 7] 1
GCLK i
[6 ,7, 8] 1
[7 ,8] GPEN I [6 .7. 8] GVS [6 .7. 8] GHS
GRG B[0 0:23]
[6,7,B]
. GRGB01 . G RGR07 M . G RGB03 h 4 . GRGBÛ4 U2 . G RGB05 U . GRGB06 DA . G RGB07 \)V
. G RGB08 C11 . GRGBÛ9 bi 2 . GRGB10 Hl 1 . GRGB11 AH . GRGB12 HK . GRGB13 V.H . GRGB14 A / . GRGB15 H /
. GRGB16 R1R . GRGB17 A/t) . GRGB18 H l/ . GRGB19 A19 . G RGB20 H l K . GRGB21 A1 / . G RGB22 . G RGB23 A1 b
GRGB[00:07]
: Red,
GRGB[08:15]
: Green, Y
GRGB[16:23]
: Blue, UV
VCLK VPBH
VW3
vm
VFIBCD
_tai
VR G B[00 :23]
[10]
GRGBQO E4
VRGBOO E2 . VRGB01 . V RGB02 . V RGB03 . V RGB04 . V RGB05 HA . V RGB 06 HV . V RGB07
. V RGB08 . V RGB 09 . VRGB10 JA . VRGB11 . VRGB12 . VRGB13 KA . VRGB14 KV . VRGB15 K1
. VRGB 6 1 ? . VRGB I 1 1 . VRGB H I A . VRGB 9 L4 . V RGB2D MA . VRGB21 M1 . V RGB22 N1 . V RGB23 M2
GFBK GB LKSP L GREF GCOAST GCLK GHSFOUT
GPEN DCLK (WS GHS DHS CSOG DEN
GREO DREO
CA
GRM DREI GRE2 DRE2 GRE3 DRE3 GRE4 DRE4 GRE5 DRE5 GRE6 DRE6 GRE7 DRE7
GGEO DGEO GGE1 DGE1 GGE2 DGE2 GGE3 DGE3 GGE4 DGE4 GGE5 DGE5 GGE6 DGE6 GGE7 DGE7
GBEO DBEO GBE1 DBE1 GBE2 DBE2 GBE3 DBE3 GBE4 DBE4 GBE5 DBE5
A1h
GBE6 DBE6 GBE7 DBE7
GROO DROO GR01 DR01 GR 02 DR 02 GROA GR 04 DR 04 GR 05 DR 05 GR06 DR06 GR 07 DR 07
C15
GGOO DGOO
B15
GG01 DG01
A14
GG02 DG02
B14
GG03 DG03
A13
GG 04 DG04
C12
GG05 DG05
B13
GG0 6 DG06
A12
GG07 DG07 GBOO DBOO
GB01 DB01 GB 02 D B02 GB 03 D B03 GH 04 DB04 GB 05 D B05 GB 06 DB06 GB 07 D B07
H
\'i
UA W
1,1
,14
HI
J>>
J1
U 800 -A
VCLK VPEN W S VHS VFIE LD
VRO VR1 VR2 VR3 VR4 VR5 VR6 VR7
VGO VG1 VG2 VG3 VG4 VG5 VG6 VG7
VBO VB1 VB 2 VB 3 VB 4 VB 5 VB6 VB 7
A1B I < GCOAST [6]
DVS
Y20 DFD1 R16 D F02 U19 DFD3 RIB W2 0 DFD5 V20 DFD6 U20 DFD7
T19 DF 08 T2Q DFD9 R19 DF1D R20 DF11 M18 DF12 P18 DF13 P19 DF14 P2 0 DF15
M17 DF16 N20 DF17 M20 DF18 L17 DF19 M19 DF 20 K17 DF21 L19 DF22 L2 0 DF 23
K19 DSOO K2 0 DS01 K1B DS02 J2 0 DS03
DR 03
J18 D S04 J19 D S05 H20 DS06 H19 D S07
H18 DSOB H17 DS09 G20 DS10 G19 DS11 G18 DS12 F2 0 DS13 F19 DS14 F18 DS15
E2 0 DS16 E19 DS17 E18 DS18 F17 DS19 D20 DS2D D19 DS21 D16 D S22 D17 D S23
GBLKSPL [6]
D F[ 00 :2 3 ] [4 ] [6,8,12]
, ,
DF 04
, ,
DF[00:07]
,
DF[08:15]
, ,
DF[16:23]
, , , ,
, , , , , , ,
D S[ 00 :2 3] [4 ]
, , , , , , ,
, , , , , , ,
, ,
DS[00:07]
, ,
DS[08:15] DS[16:23]
VRGB[00:07] - Red VRGB[08:15] - Green VRGB[16:23] - Blue
V15
Á
-CNKWWtOr-O OO
ÛÛÛÛÛÛQÛÛÛQÛÛÛQÛÛÛÛÛÛÛÛÛÛÛÛÛÛÛÛÛÛÛÛÛQÛ
z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z z
[3 ,4] [4 ] [4 ]
[5 ] DV I_D ET
[3 ] TWCLK [3 ] TWDAT [3 ] TWD FB
io io ifs in io
¿ Ü Ü Û D Q Ü Q Û
[12] S C2_SW L0W
[1 2] SC2_SWH IGH
[6,8,12]
Red
Sreen
Blue
Red Green Blue
9 9 9 9 q 9 o 2 S 2 d 2 S d 2 c
> > > > > > > > > '
MCMtMCNCMCNCMC'JC'
Q Q QQ
QÛÛQ
>>>>
RESE T
a œ i i
SMD|2 SMD 2
TTTTTTT
CBO7_[c B 0bJ c BO9_[c B1O_1cB11 _jc ß1 2_ ]c B 13_jcß 14_ }c B15_]c 816_lc S17_]cB1ß_lcS19 J cj
TTTTTTTTTTTTT
C B 2 ijçB 2 2 j ç B 2 3 jç 825 jç B 2 6_j ç82 7 _lçB2 B _ jç 8 29 _ jç83 o jç83 1 j ç j
TT T TTTT TTT
C B 3 ^ jc B 3 ^jc B35_jc B36 jc 8 3 7 _ lc B3 8_[c83 9_[c B4 q_ lc84 1_ [c8 42 _l cB 43 _[c844jcj
TTTT TTTTTTTT
VCC 3
A
OUT
,.|TAB
R.81C
JçBl
1
)EB 03 C E8 04
VCC3
A
L.
Project:
D u b h e M a i n
Title:
P W 1 8 1 S c a le r
Date: Sheet:
S E P . 1 0 ' 2 0 0 4 11 o f 1 3
WB
jç B 5 3_j çB 5 2 CI
11
VCC2
V15P
À
Á
Rev:
1.2
Page 28
DbhM4812V12 Vtek BOM.sch-12 - Wed Oct 06 23:58:25 2004
RST# I
[3 ,7, 8,9,1 0, 12 ,13] 1
VCC 3
A
VCC5 VAM P
-----
>
R ST j
[3 ,7, 8,9,1 0, 12 ,13]
[6,8,11,12] SD A3G |
[2 ] REG5A I
[9,10,11,1 2BDA3V [9,1 0,11,12]SCL3V
[13] S C1_B0X [13] SC1_GRN
[1 2] SC1_SW
[9 ] M A_VIN [9 ] M A_C IN
SC 2_BLU I
SC2_RED
[5 ] S D_AIR I
[5 ] S D_ AIL I
A A
SDA3G
[6,8,11,12]
SCL3G I
re b 11 ion 1--/
49 4 / 4H 4 b 46 4 A 44 41 47 AW 41) A / Ah AA A4 A1 A 7 79 At) 7 / 7h 76 VA 71 1« 1/ 1h 16 1A 14 11 17 9
/ H
b 6
A 1 2
-----
V
sn
AK AH
7H 74
77 70
1H
10
4
VCC3 VC C3
VCC 3
A
_<
------
1 REGBV
SCL3G PWR33V
«
l SC1_BLU I SC1_RED
] MA_YIN
SC 2_ B0 X SC2 _GRN SC2_SW SB_V IN SB_CIN HD_ AIR HD _AIL
1 P C_AIL
S B i- pWLOW
S E i- pWHIGl
1 S CL3G [6,8,11 ,12 ]
SDA 3G [6,8,11 ,12 ]
R904 a « * I
----
x IRRCVh [
6
Dm .
9
DO? .
11)
D0 3 .
13
D0 4 .
14
DOS .
15
D06 , IK DH 7 . 79
D0 8 , Al>
D09 . 31
D10 , A 7
D11 . Ah
D1? . AH
D13 . 3 / 014 . AK
D15 > 39
40 h 1?
A4
1
--------------
1
- 1
ptS:
Ï
ta
p
Project:
D u b h e M a in
Title:
M e m o r y & E t c . B l o c k
Date: Sheet:
S E P . 1 0 ' 2 0 0 4 1 2 o f 1 3
Rev: 1 .2
Page 29
3bhM4812V12 Vtek BOM.sch-13 - Wed Oct 06 23:58:27 2004
Page 30
Dbh1S4909V12.sch-2 - Thu Oct 07 00:30:42 2004
Page 31
Dbh1S4909V12.sch-3 - Thu Oct 07 00:30:43 2004
Page 32
Dbh1S4909V12.sch-4 - Thu Oct 07 00:30:45 2004
Page 33
Dbh1S4909V12.sch-5 - Thu Oct 07 00:30:47 2004
Page 34
Dbh1S4909V12.sch-6 - Thu Oct 07 00:30:49 2004
Page 35
Dbh1S4909V12.sch-7 - Thu Oct 07 00:30:50 2004
Page 36
Dbh2S4909V12.sch-2 - Thu Oct 07 00:32:34 2004
MAINSIF I > _
n
AGC
TUNINGVCC
SCL
SDA
AS TU
NC2 NC3
AS_IF
CVBS GND1 GND2 5V IF GND3 GND4 AF
H h
2 - 'OATAfe
TU NE RVC C
VCC 5
SUD 2
A
:E 507
¥
TUNER VCC
A"
^BSOfr
5V
^ ] S
NC1
SIF
J c 5 i o _ c ;
C5 09 Ç5Q3
VCC 5
A
R t û i ^
C5 06
I 501 ~ .
C504-
35 05
jOD ~
:
jf^&D I
Q 5 022
<
-------
Hh
! LR503
VCC 5
%
A
I
-----
V TV1_VIN
^--' [2]
I
-----
xS C1 VO UTSUB
I ^ r? i
3
TU NE R VC C
j
___
MT4
SD A3 V_ TV I SDA 3G _ W I
M0N0JN g 1__
TVI_VIN /
[2] ^--1
TV 2_ VIN /
[2] s--1
SC1_V0 UTSUB
-----
-----
^<5-1
[2] s ^
SIF2 l _
[2] s--1
------
-----
y _ v _
1 1
-o?
j
____
1 MT2
MT1
|Oj
j
___
MT5
-fo]
IN OUT INZ GND frti
-S5!%r
- b - Ö - f t - f t
Project:
D u b h e S u b
Title:
T u n e r
Dote: Sheet:
S e p . 9 ' 2 0 0 4 0 2 o f 0 2
Rev: 1 .2
Page 37
DUBHE OSD Ver1.1 NAKS.sch-1 - Mon Oct 18 11:47:11 2004
Page 38
R702
82K
- w -
R EMOTE PC B
VD701
IN4148
X ° n
<?K48
^O'I
<?K44
o11
QK36
X ° l O K51
^O-i i
OK47
«'Oi i
^K43
gK35
X ° ~ l
£K 5 0
/0-* i
£K46
^Ohi
^K42
O -o
£K38
^ O - o
gK34
° i
OK49
/'CH I
OK45
fO -ii
Q K41
^O< I
OK37
^CHI
gK33
° 1
OK32
?K28
O< i
gK 24
yo-<>
gK20
£k16
^ O -H
gK12
O h >
gK 8
^CH I
gK4
0K31
yo->>
gK 27
f O - o
~ K19
^ O H I
~K15
ycxi
~*K11
yen i
>K7
^ O -o
g K3
^/O-i /'O-i
OK30 OK29
£K26
gK 25
CH»
yo -t >
gK22
gK21
^CH i
gK18
£K 1 7
yo~> >
g K13
yo * I
gK10
O h »
£ K 6
gK5
CH I
^/Ohi
_gK2
g K1
»
-2 ±
LL
Jä.
Jfi.
JZ.
ja.
ja .
20.
21
22. 21
N701
PT2222
_ r v
X L .
702 150pF
G701 'i^ n ,
455KHZ
^ 150pF
B701
BT701
3V
H'l
C701
^7U/10V
+0
R701?701<
A°wf
V701
8050
Page 39
REMOTE CONTROL CODE ASSIGNMENT
KEY NO. KEY NAME DATA CODE KEY NO. KEY NAME DATA CODE
K1 POWER 00 K33 dumb 40 K2 K3 K4 K5 P.MODE 04 K37 K6 K7 5 06 K39 nil 46 K8 K9 K10 7 09 K42 INFO 49 K11 8 OA K43 P.STILL 4A K12 9 OB K44 SOUND 4B K13 dumb OC K45 SLEEP 4C K14 nil OD K46 K15 K16 K17 SEL.+ 10 K49 dumb 50 K18 K19 K20 K21 MENU 14 K53 nil 54 K22 K23 K24 K25 0 18 K57 nil 58 K26 K27 K28 EXIT 1B K60 nil 5B K29 PIP 1C K61 nil K30 K31 C/C 1E K63 nil 5E K32 V-CHIP 1F K64
1 2 02 K35 3
4
6
nil
S.SELE
OK
VOL.+
VOL.- SE L.- 13 K52 nil 53
Source
nil
P.SIZE
F.White
PIP Source
SWAP
01 K34
03 K36 dumb 43
05 K38
07 K40 nil 47 08 K41 100 48
OE K47 Picture 4E OF K48 dumb 4F
11 K50 dumb 51 12 K51 dump 52
15 K54 nil 55 16 K55 nil 56 17 K56
19 K58 1A K59 nil 5A
1D K62 nil 5D
dumb dumb
MUTE SLEEP
TIME
nil
nil
nil
41 42
44 45
4D
57
59
5C
5F
CUSTOM CODE: 20DD
0025.sch-1 - Mon Sep 05 15:03:59 2005
FOR NTSC Monitor
Page 40
Basic Operations & Circuit Description
MODULE
There are 1 pc. panel and 12 pc.s PCB including 2 pc.s Y/Z Sustainer board, 2 pc.s Y Drive
board, 6 pc.s X Extension boards, 1 pc. Control (Signal Input) and 1 pc. Power board in the Module.
SET
There are 6 pc.s PCBs including 1 pc. AUX. PSU Board, 1 pc. Keypad board, 1 pc.
Remote Control Receiver board, 1 pc. L/R Speakers and 1 pc. Main (Video) board in the SET.
Page 41
X-extension Top L/C/R Control board Assy.
Pow er Supply
Y-Driver Top
Y-Sustainer
Y-Driver Bottom
Local Key
Stand Main (Video)
Sub(Audio)
AUX PSU Board
Z-Sustainer
External Speaker Terminals
EMI Filter & AC
nlet
X-extension Bottom L/C/R
Page 42
PCB function
1. Power: (1). Input voltage: AC 110V~240V, 47Hz~63Hz.
Input range: AC 90V(Min)~265V(Max) auto regulation.
(2). To provide power for PCBs.
2. Main (Video InterFace) board: To process S-video signals, AV signals, Y Pb/
Cb Pr/Cr signals, DVI signals and D-SUB signals to digital ones and to transmit to Control board.
3. Control board: Dealing with the digital signal(LVDS) for output to panel.
4. Y-Sustainer / Z-Sustainer board: (1). Receiving the signals from Control and high voltage supply. (2). Output scanning waveform for Module.
5. Y-Drive board: Receive signal from Y sustainer, output horizontal scanning wave
form to the panel.
6. X extension board (6pcs): Output addressing signals.
7. Audio Board: Process and Amplifying the audio signal to speakers .
Page 43
PCB failure analysis
1. CONTROL :
2. MAIN (video) :
3. POWER
4. Z - Sustainer
5. Y - Sustainer
6. X - Extension : Abormal vertical noise on screen.
7. Audio Board or AUX PSU: a. No voice. (Make sure Mute/OFF)
: Darker picture with signals.
a. Abnormal noise on screen. b. No picture.
a. Lacking color, Bad color scale.
b. No voice. c. No picture but with signals output, OSD and back light. d. Abnormal noise on screen.
: No picture, no power output.
:a. No picture.
b. Color not enough.
c. Flash on screen.
b. Noise.
Page 44
Basic operation of Plasma Display
1. A fter turning on pow er switch, power board sends 5Vst-by Volt to Micro Processor
2. The m icro Processor m em orize the last state of Power, W hen the last state of pow er is on or receive power on signal from local Key or Rem ote control, Micro Processor will send on control signal to power. Then Pow er sends (5Vsc, 9Vsc, 24V and RLYON, Vs ON) to PCBs w orking. This time Main will send signals to display Image, O SD on the panel and start to search available signal sources. If the audio signals input, them will be amplified by Audio AMP and transm itted to Speakers.
3. If som e abnorm al signals are detected (for example: over volts, over current, over
tem perature and under volts), the system will be shut down by Power off.
Page 45
Main IC Specifications
- PW181 Image Processor, Scaler
- PW1231 Digital Video Signal Processor
- uPD64083 Three -Dimensional Y/C Separation LSI
With On-Chip Memory
- AD9883A 110MSPS/140MSPS Analog Interface
- VPC 323XD Comb-filter Video Processor
- Si161B Panel Link Receiver
- Z86229 NTSC Line 21 CCD decorder
- MSP34x0G Multistandard Sound Processor
Page 46
PW181
Product Specification
General Description
The PW181 ImageProcessor is a highly integrated “system-on-a-chip that interfaces computer graphics and video inputs in virtually any format to a fixed-frequency flat panel display.
Computer and video images from NTSC/PAL to WUXGA at virtually any refresh rate can be resized to fit on a fixed- frequency target display device with any resolution up to WUXGA. Video data from 4:3 aspect ratio NTSC or PAL and 16:9 aspect ratio HDTV or SDTV is supported. Multi region, nonlinear scaling allows these inputs to be resized optimally for the native resolution of the display.
Advanced scaling techniques are supported, such as format conversion using multiple programmable regions. Three independent image scalers coupled with frame locking circuitry and dual programmable color lookup tables create sharp images in multiple windows, without user intervention.
Embedded SDRAM frame buffers and memory controllers perform frame rate conversion and enhanced video processing completely on-chip. A separate memory is dedicated to storage of on-screen display images and CPU general purpose use.
Advanced video processing techniques are supported using the internal frame buffer, including motion adaptive, temporal deinterlacing with film mode detection. When used in combination with the new third-generation scaler, this advanced video processing technology delivers the highest quality video for advanced displays.
Both input ports support integrated DVI 1.0 content protection using standard DVI receivers.
A new advanced OSD Generator with more colors and larger sizes supports more demanding OSD applications, such as on-screen programming guides. When coupled with the new, faster, integrated microprocessor, this OSD Generator supports advanced OSD animation techniques.
Video
TV
Signal
TV
Signal
Input
TV Tuner
Com puter
Com puter
j TV Tuner j
Video
Input
Video
Decoder
ADC/
TMDS
ADC/
TMDS
r 1
Video
Decoder
PW181 System Block Diagram
Crystal
~ r
PW181
ROM
Features
Third-generation, two-dimensional filtering techniques
Third-generation, advanced scaling techniques
Second-generation Automatic Image Optim ization
Fram e rate conversion
Video processing
On-Screen Display (OSD)
On-chip microprocessor
JTAG debugger and boundary scan
Picture-in-picture (PIP)
M ulti-region, non-linear scaling
Hardware 2-wire serial bus support
Applications
M ultimedia Displays
Plasma Displays
Digital Television
Device Application Package
PW181-10V Up to XGA Displays PW181-20V Up to UXGA Displays
352 PBGA
Dis p lay
Programmable features include the user interface, custom start-up screen, all automatic imaging features, and special screen effects.
p ix e lw o r k s
8100 SW Nyberg Road
Tualatin, OR 97062 USA
Telephone: 503.454.1750
FAX: 503.612.0848
www.pixelworks.com PRELIMINARY I CONFIDENTIAL
Page 47
AN A LO G 110 MSPS/140 MSPS Analog Interface
FEATURES 140 MSPS Maximum Conversion Rate
300 MHz Analog Bandwidth
0.5 V to 1.0 V Analog Input Range 500 ps p-p PLL Clock Jitter at 110 MSPS
3.3 V Power Supply Full Sync Processing Sync Detect for Hot Plugging Midscale Clamping Power-Down Mode Low Power: 500 mW Typical 4:2:2 Output Format Mode
APPLICATIONS
RGB Graphics Processing LCD Monitors and Projectors Plasma Display Panels Scan Converters Microdisplays Digital TV
DEVICES for Flat Panel Displays
AD9883A
FUNCTIO N A L BLOCK DIAG R A M
GENERAL DESCRIPTION
The AD9883A is a complete 8-bit, 140 MSPS monolithic analog interface optimized for capturing RG B graphics signals from personal computers and workstations. Its 140 M SPS encode rate capability and full power analog bandwidth of 300 MHz supports resolutions up to SXGA (1280 x 1024 at 75 Hz).
The AD 9883A includes a 140 MHz triple ADC with internal
1.25 V reference, a PLL, and programmable gain, offset, and clamp control. The user provides only a 3.3 V power supply, analog input, and Hsync and CO A ST signals. Three-state CMOS outputs may be powered from 2.5 V to 3.3 V.
The AD9883As on-chip PL L generates a pixel clock from the Hsync input. Pixel clock output frequencies range from 12 MHz to
140 MHz. PLL clock jitter is 500 ps p-p typical at 140 MSPS. When the CO AST signal is presented, the PLL maintains its output frequency in the absence of Hsync. A sampling phase adjustment is provided. Data, Hsync, and clock output phase relationships are maintained. The AD9883A also offers full sync processing for composite sync and sync-on-green applications.
A clamp signal is generated internally or may be provided by the user through the CLAMP input pin. This interface is fully programmable via a 2-wire serial interface.
Fabricated in an advanced CM OS process, the AD9883A is provided in a space-saving 80-lead LQFP surface-mount plastic package and is specified over the 0°C to 70°C temperature range.
REV. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: Fax:
Page 48
PW1231A
Product Specification
General
The PW1231A is a high-quality, digital video signal processor that incorporates Pixelworks' patented deinterlacing, scaling, and video enhancement algorithms. The PW1231A accepts industry-standard
video formats and resolutions, and converts the input into
many desired output formats.The highly efficient video algorithms result in excellent quality video.
The PW1231A combines many functions into a single device, including a memory controller, auto-configuration, and others. This high level of integration enables simple, flexible, cost-effective solutions that require fewer components.
Crystal
Video
PW1231A
System Block Diagram
Video
Decoder
PW1231A
PW1231AL
SD RAM
Digital
Output
Features
Built-In Memory Controller
Motion-Adaptive Deinterlace Processor
Intelligent Edge Deinterlacing
Digital Color/Luminance Transient Improvement (DCTI/DLTI)
Interlaced Video Input Options, including NTSC and PAL
Independent horizontal and vertical scaling
Copy Protection
Two-Wire Serial Interface
Applications:
For use with Digital Displays
Flat-Panel (LCD, DLP) TVs
Rear Projection TVs
Plasma Displays
LCD Multimedia Monitors
Multimedia Projectors
Device Applic ation Package
PW1231A
PW1231AL
NOTE: L” denotes lead (Pb) free
Up to XGA 160-pin PQF
p ix e lw o r k s
8100 SW Nyberg Road
Tualatin, OR 97062 USA P/N 001-0097-00 Rev B
Telephone: 503.612.6700 July 2003
www^xelwoi^s.com PRELIMINARY CONFIDENTIAL
Page 49
DATA SHEET
MOS INTEGRATED CIRCUIT
THREE-DIMENSIONAL Y/C SEPARATION LSI WITH ON-CHIP MEMORY
DESCRIPTION
The ^PD 64083 realizes a high precision Y/C separation and a noise reduction by the three-dimension signal
processing for NTSC signal.
This product has the On-chip 4-Mbit mem ory for flame delay, 2ch of high precision internal 10-bit A/D converter, and
adapting 10-bit signal processing (only for lum inance signal) and high picture quality. The ^PD64083 is completely single-chip system of 3D Y/C separation.
This LSI includes the Wide Clear Vision ID signal (Japanese local format) decoder and ID-1 signal decoder.
FEATURES
On-chip 4-Mbit fram e delay memory.
4 Operation mode (Compatible to the ^PD64082) Motion adaptive 3D Y/C separation (for Com posite video input) Frame recursive Y/C NR (for Y/C separated video input) Frame com b type YNR + 1H delayed C signal (for Y/C separated video input)
2D Y/C separation + Frame recursive Y/C NR (for Composite video input)
Embedded A/D converter (2ch), D/A converter (2ch), clock generator.
Embedded Y coring, Vertical enhancer, Peaking filter, and Noise detector.
Embedded W CV-ID decoder and ID-1 decoder.
I2C bus control.
Dual power supply of 2.5 V and 3.3 V. For digital : DVdd = 2.5 V For analog : AVdd = 2.5 V For DRAM : DVddram = 2.5 V For I/O : DVddio = 3.3 V
ORDERING INFORMATION
Part number
^PD64083GF-3B A
100-pin plastic QFP (14 x 20)
Package
Document No. S15849EJ1V0DS00 (1st edition) Date Published January 2002 NS CP (K) Printed in Japan
Page 50
PRELIMINARY DATA SHEET VPC 323xD
Comb Filter Video Processor
1. In troduction
The VPC 323xD is a high-quality, single-chip video front-end, which is targeted for 4:3 and 16:9, 50/60-Hz and 100/120 Hz TV sets. It can be combined with other members of the DIGIT3000 IC family (such as DDP 331x) and/or it can be used with 3rd-party prod ucts.
The main features of the VPC 323xD are
- high-performance adaptive 4H comb filter Y/C sepa rator with adjustable vertical peaking
- multi-standard color decoder PAL/NTSC/SECAM
including all substandards
- four CVBS, one S-VHS input, one CVBS output
- two RGB/YCrCb component inputs, one Fast Blank (FB) input
- integrated high-quality A/D converters and associ
ated clamp and AGC circuits
- multi-standard sync processing
- linear horizontal scaling (0.25 ... 4), as well as non-linear horizontal scaling Panoramavision'
- PAL+ preprocessing
- peaking, contrast, brightness, color saturation and tint for RGB/YCrCb and CVBS/S-VHS
- high-quality soft mixer controlled by Fast Blank
- PIP processing for four picture sizes (1-, 1-,
36 of normal size) with 8 -bit resolution
1 6 , or
- 15 predefined PIP display configurations and expert
mode (fully programmable)
- control interface for external field memory
- I2 C-bus interface
- one 20.25-MHz crystal, few external components
- 80-pin PQFP package
1.1. System A rchitectu re
Fig.1-1 shows the block diagram of the video proces
sor
- line-locked clock, data and sync, or 656-output interface
c i n o
VIN1 O VIN20
VIN30 VIN40-
VOUTO
RGB/
YCrCb
FBO
RGB/q -
YCrCb
Y OUT
LL Cock H Sync V Sync AVO
Fig. 1 -1 : Block diagram of the VPC 323xD
Micronas
HDH
20.25 MHz I2C Bus
Page 51
Sil 161B PanelLink® Receiver Data Sheet
August 2002
General D escription
The SiI 161B receiver uses PanelLink Digital technology to support high-resolution displays up to
UXGA (25-165MHz). This receiver supports up to true color panels (24 bits per pixel, 16M colors) with both one and two pixels per clock.
All PanelLink products are designed on a scaleable
CMOS architecture, ensuring support for future performance enhancements while maintaining the
same logical interface. System designers can be
assured that the interface will be stable through a number of technology and performance generations.
PanelLink Digital technology simplifies PC and display interface design by resolving many of the system level issues associated with high-speed mixed signal design, providing the system designer with a digital interface
solution that is quicker to market and lower in cost.
Features
Low Power Operation: 280mA max. current consumption at 3.3V core operation
Time staggered data output for reduced ground
bounce and lower EMI Sync Detect feature for Plug & Display Cable Distance Support: over 5m with twisted pair, fiber-optics ready ESD tolerant to 5kV (HBM on all pins) Compliant with DVI 1.0 (DVI is backwards compatible with VESA® P&DTM, FPDI-2and DFP) HSYNC de-jitter circuitry enables stable operation even when HSYNC contains jitter
Low power standby mode Automatic entry into standby mode with clock detect circuitry
Standard and Pb-free packages (see page 25).
Page 52
O
Pr e l im in a r y Pr o d u c t Sp e c ific at io n
o
Z86229
N
T o t a lly L o g i c a l
FEATURES
Speed Pin Count/ Standard On-Screen Display Program
Devices (MHz) Package Types Temp. Range & Closed Captioning Rating Time of Day
Z86229 V 2 18-Pin DIP, SOIC 0°C to +70°C Yes Yes Yes
NTSC Line 21 CCD Decoder
Autom atic Data Extraction
Complete Stand-Alone Line 21 Decoder for Closed- Captioned and Extended Data Services (XDS)
Preprogrammed to Provide Full Compliance with EIA-608 Specifications for Extended Data Services
Automatic Extraction and Serial Output of Special XDS Packets (Time of Day, Local Time Zone, and Program Blocking)
Programmable XDS Filter for a Specific XDS Packet Cost-Effective Solution for NTSC Violence Blocking
inside Picture-in-Picture (PiP) Windows
GENERAL DESCRIPTION
Capable of processing Vertical Blanking Interval (VBI) data from both fields of the video frame in data, the Z86229 Line 21 Decoder offers a feature-rich solution for any tele vision or set-top application. The robust nature of the Z86229 helps the device conform to the transmission format defined in the Television Decoder Circuits Act of 1990, and in accordance with the Electronics Industry Association
specification 608 (EIA-608).
The Line 21 data stream can consist of data from several data channels multiplexed together. Field 1 consists of four data channels: two Captions and two Texts. Field 2 consists of five additional data channels: two Captions, two Texts, and Extended Data Services (XDS). The XDS data structure is
Minimal Communications and Control Overhead Pro vide Simple Implementation of Violence Blocking, Closed Captioning, and Auto Clock Set Features
Programmable, On-Screen Display (OSD) for Creat ing Full Screen OSD or Captions inside a Picture-in- Picture (PiP) Window
User-Programmable Horizontal Display Position for easy OSD Centering and Adjustment
I2C Serial Data and Control Communication
Supports 2 Selectable I C Addresses
defined in EIA-608. The Z86229 can recover and display data transmitted on any of these nine data channels.
The Z86229 can recover and output to a host processor via the I2C serial bus. The recovered XDS data packet is further defined in the EIA-608 specification. The on-chip XDS fil ters in the Z86229 are fully programmable, enabling recov ery of only those XDS datapackets selected by the user. This functionality allows the device to extract the required XDS information with proper XDS filter setup for compatibility in a variety of TVs, VCRs, and Set-Top boxes.
In addition, the Z86229 is ideally suited to monitor Line 21 video displayed in a PiP window for violence blocking, CCD, and other XDS data services. A block diagram of the Z86229 is illustrated in Figure 1.
DS005103-0601
1
Page 53
PRELIMINARY DATA SHEET
MSP 34xOG
Multistandard Sound Processor Family
Release Note: Revision bars indicate significant changes to the previous edition. The hardware and software description in this document is valid for the MSP 34xOG version B8 and following versions.
1. Introduction
The MSP 34xOG family of single-chip Multistandard
Sound Processors covers the sound processing of all
analog TV-Standards worldwide, as well as the NICAM digital sound standards. The full TV sound processing, starting with analog sound IF signal-in, down to pro
cessed analog AF-out, is performed on a single chip.
Figure 1-1 shows a simplified functional block diagram
of the MSP 34xOG. This new generation of TV sound processing ICs now
includes versions for processing the multichannel tele vision sound (MTS) signal conforming to the standard
recommended by the Broadcast Television Systems
Committee (BTSC). The DBX noise reduction, or alter
natively, Micronas Noise Reduction (MNR) is per formed alignment free.
Other processed standards are the Japanese FM-FM
multiplex standard (EIA-J) and the FM Stereo Radio standard.
Current ICs have to perform adjustment procedures in order to achieve good stereo separation for BTSC and EIA-J. The MSP 34xOG has optimum stereo perfor mance without any adjustments.
All MSP 34xxG versions are pin compatible to the
MSP 34xxD. Only minor modifications are necessary
to adapt a MSP 34xxD controlling software to the
MSP 34xxG. The MSP 34xOG further simplifies con
trolling software. Standard selection requires a single
l2C transmission only.
The MSP 34xOG has built-in automatic functions: The
IC is able to detect the actual sound standard automat ically (Automatic Standard Detection). Furthermore, pilot levels and identification signals can be evaluated internally with subsequent switching between mono/
stereo/bilingual; no l2C interaction is necessary (Auto
matic Sound Selection).
The MSP 34xOG can handle very high FM deviations
even in conjunction with NICAM processing. This is especially important for the introduction of NICAM in China.
The ICs are produced in submicron CMOS technology. The MSP 34xOG is available in the following packages:
PLCC68 (not intended for new design), PSDIP64, PSDIP52, PQFP80, and PLQFP64.
Sound IF1 o-
Sound IF2 &
SCART3
SCART4
MONO »
Fig. 1-1: Simplified functional block diagram of the MSP 34xOG
Loud
speaker
Sound
Processing
Headphone
Sound
Processing
DAC
DAC
DAC
DAC
SCART
Output
Select
Loud
C
speaker
«0 Subwoofer
Headphone
SCART1
c
SCART2
c
Micronas
Page 54
MODEL : 50" HD D3.1 PDP
1,269cm (50 Inch) Wide Plasma Display Module
Quality innovation Team
Page 55
CONTENTS
1.O ve rview
1-1 Model Name of plasma Display 1-2 External View 1-3 Specifications
2. Pre c a u tion
2-1 Handling Precaution for Plasna Display, 2-2 Safety Precautions for Service (Handling, prevention of a electrical shock, measure against
power outage, etc)
3. N a m e & Fu nction
3-1 Layout of Assemblies 3-2 Block Diagram:
3-3 Main function of Each Assembly 3-4 Product/Serial Label Location
4. O peration c h ec k in g a fter rectification
4-1 Flow chart 4-2 Defects , Symptoms and Detective Parts
5. D isa sse m b lin g / A s sem bling
5-1 Tools and measurement equipment 5-2 Exploded View 5-3 Disassembling & Re-assembling
6. O peration C h e ck a fter R ep air Se rv ic e
6-1 Check Item 6-2 Check Procedure
Page 56
Formation and Specification of Module
1. O v e r v ie w
1-1 Model Name of Plasm a Display
MODEL : 50HD D 3.1 PD P (S50HW-XD03)
1-2 External View
[ M3 = X Board + Y Board + Logic Board + PSU + SUB PSU ]
Page 57
1-3 Points of Screw Mount
Trouble Shooting
Blue Dot : SCREW 4X12 Red Dot : SCREW 3X10
Page 58
1-4 Specifications
No Item S p e cification
1 Pixel
Horizontal 1366 X Vertical 768 pixels
(1 pixel = 1 R,G,B cells)
2 Number of Cells
3 Pixel Pitch
R
4
Cell Pitch
G
B
5 Display size
6 Screen size Diagonal 50" Color Plasma Display Module
Horizontal 4,098 X Vertical 768 cells
Horizontal 810m X Vertical 810m
Horizontal 270m X Vertical 810m Horizontal 270m X Vertical 810m Horizontal 270m X Vertical 810m
Horizontal 1106.46m X Vertical 622.08m
7 Screen aspect 16 : 9
8 Display color 16.77 million colors
Over 160°
9 Viewing angle
(Angle with 50% and greater brightness perpendicular to PDP
module)
10 Dimensions
11 Weight Module 1 About 18.0 kg
12 Packing weight Module 1
13 Packing size
1184(W) x 700 (H) x 60.1 (D) m
140kg ± 5kg (including modules) /
5pcs/BOX
L 760 * W 1465 * H 1106(mm) / 10pcs/BOX
60Hz/ 50Hz, LVDS
Broadcasting reception
14
Vertical frequency
and
Video/Logic Interface
Page 59
Samsung SDI Co. Ltd
2 . P r e c a u ti o n
** To p rev en t th e r isks o f unit d am a ge , electrical s h o c k a n d radiation , tak e th e follo w in g sa fe ty, se rv ice , and ESD p reca u tion s.
2-1 Handling Precautions for P lasm a Display
A/S Manual Plasna Dispáty Mot
PDP module use high voltage that is dangerous to human. Before operating PDP, always check the dust to prevent circuit short. Be careful touching the circuit device when power is on.
PDP module is sensitive to dust and humidity. Therefore, assembling and disassembling must be done in no dust place.
PDP module has a lot of electric devices. Service engineer must wear equipment(for example , earth ring) to prevent electric shock and working clothes to prevent electrostatic.
PDP module use a fine pitch connector which is only working by exactly connecting with flat cable. Operator must pay attention to a complete connection when connector is reconnected after repairing.
The capacitor's remaining voltage in the PDP module's circuit board temporarily remains after power is off. Operator must wait for discharging of remaining voltage during at least 1 minute.
2-2 Safety Precautions for Service (Handling, prevention of a electrical shock, m easu re
against power outage, etc)
( Safety P recautions )
Before replacing a board, discharge forcibly The remaining electricity from board.
When connecting FFC and TCPs to the
module, recheck that they are perfectly
connected.
To prevent the Logic circuit from being damaged due to wrong working, do not connect/disconnect signal cables during circuit operations.
To prevent electrical shock, be careful not to touch leads during circuit operations.
Page 60
le
Do thoroughly adjustment of a voltage label
and voltage-insulation.
Before reinstalling the chassis and the
chassis assembly, be sure to use all protective stuffs including a nonmetal controlling handle and the covering of partitioning type.
Caution for design change : Do not install
any additional devices to the module, and do not change the electrical circuit design.
For example: Do not insert a subsidiary
audio or video connector. If you insert It, It cause danger on safety. And, If you change
the design or insert, Manufactor guarantee
Examine carefully the cable status if it is twisted or damaged or displaced. Do not change the space between parts and circuit
board. Check the cord of AC power preparing damage.
Product Safety Mark : Some of electric or
implement material have special characteristics invisible that was related on safety. In case of the parts are changed with new one, even though the Voltage and Watt is higher than before, the Safety and
Protection function will be lost.
The AC power always should be turned off, before next repair..
will be not effect. .
If any parts of wire is overheats of damaged, replace it with a new specified one immediately, and identify the cause of the problem and remove the possible
dangerous factors.
( Precaution when repairing ESD )
There is ESD which is easily damaged by
electrostatics.(for example Integrated circuit,
FET ) Electrostatic damage rate of product
will be reduced by the following technics
Check assembly condition of screw, parts and wire arrangement after repairing. Check whether the material around the
parts get damaged.
electric by ground connection, or must wear the antistatic wrist-belt and ring. ( It must be operated after removing dust on it - It comes under precaution of electric shock.)
Before handling semiconductor parts/assembly, must remove positive
Page 61
Samsung SDI Co. Ltd. A/S Manual Plasma Display Mo
After removing ESD assembly, put on it with aluminum stuff on the conductive surface to
prevent charging.
Do not use chemical stuff using Freon. It
generates positive electric that can damage
ESD.
Must use a soldering device for ground-tip
when soldering or de-soldering ESD.
Must use anti-static solder removal device. Most removal device do not have antistatic
which can charge a enough positive electric enough damaging ESD.
Before removeing the protective material
protective material into contact with the
chassis or assembly that the ESD is to be
installed on.
When handing an unpacked ESD for replacement, do not move around too much Moving (legs on the carpet, for example)
generates enough electrostatic to damage the ESD.
Do not take a new ESD from the protective
case until the ESD is ready to be installed.
Most ESD have a lead, which is easily
short-circuited by conductive materials (such as conductive foam and aluminum)
from the lead of a new ESD, bring the
Page 62
Page 63
No. Code No. Location Name
1 LJ44-00065A Main PUS ASSY PCB PSU
2 LJ44-00099A SUB-PSU ASSY PCB SUB-PSU
3 LJ92-00949C LOGIC-MAIN Board ASSY PCB LOGIC MAIN
4 LJ92-00852A X-MAIN Driving Board ASSY PCB X MAIN
5 LJ92-00853A Y-MAIN Driving Board ASSY PCBY MAIN
6 LJ92-00917A LOGIC E BUFFER Board ASSY PCB BUFFER
7 LJ92-00918A LOGIC F BUFFER Board ASSY PCB BUFFER
8 LJ92-00919A LOGIC G BUFFER Board ASSY PCB BUFFER
9 LJ92-00920A LOGIC H BUFFER Board ASSY PCB BUFFER
10 LJ92-00921A LOGIC I BUFFER Board ASSY PCB BUFFER
11 LJ92-00922A LOGIC J BUFFER Board ASSY PCB BUFFER
12 LJ92-00880A Y-BUFFER (UPPER) Board ASSY PCB BUFFER
13 LJ92-00881A Y-BUFFER (DOWN) Board ASSY PCB BUFFER
14 LJ92-00959A SUB-R ASSY PCB BUFFER
15 LJ92-00923A SUB-L ASSY PCB BUFFER
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
3809-001526 3809-001516 3809-001414 3809-001414 3809-001414 3809-001415 3809-001415 3809-001415
LJ39-00121A LJ39-00121A LJ39-00121A LJ39-00121A LJ39-00122A
LJ39-00122A LJ39-00113A LJ39-00118A
LOGIC + Y-MAIN FFC CABLE-FLAT
LOGIC + X-MAIN FFC CABLE-FLAT
SUB R + LOGIC FFC CABLE-FLAT
SUB L + LOGIC FFC CABLE-FLAT
LOGIC BUF(I) + LOGIC BUF(J) (UP) FFC CABLE-FLAT
LOGIC + LOGIC BUF(E)(Down) FFC CABLE-FLAT
LOGIC + LOGIC BUF(F)(Down) FFC CABLE-FLAT
LOGIC + LOGIC BUF(G)(Down) FFC CABLE-FLAT
LOGIC BUF(E) + LOGIC BUF(F) LEAD CONNECTOR
LOGIC BUF(F) + LOGIC BUF(G) LEAD CONNECTOR
LOGIC BUF(H) + LOGIC BUF(I) LEAD CONNECTOR
LOGIC BUF(I) + LOGIC BUF(J) LEAD CONNECTOR
Y-MAIN + LOGIC BUF(H) LEAD CONNECTOR
Y-MAIN + LOGIC BUF(E) LEAD CONNECTOR
PSU + LOGIC MAIN LEAD CONNECTOR
PSU + LOGIC BUF(E) LEAD CONNECTOR
32
33
34
35
LJ39-00177A LJ39-00175A LJ39-00173A LJ39-00178A
PSU + LOGIC BUF(H) LEAD CONNECTOR
PSU + Y-MAIN LEAD CONNECTOR
PSU + X-MAIN LEAD CONNECTOR
PSU + SUB PSU LEAD CONNECTOR
Page 64
1. L-Main 2.X-Main
Page 65
9. J-Buffer 10. Y-Buffer (lower)
3-2 BLOCK DIAGRAM
3-2-1 BLOCK DIAGRAM FOR DRIVE CIRCUIT OPERATION
Page 66
To be Updated 3-2-2 Block Diagram for Logic circuit B l o c k D i a g r a m
DATA_R
a(9)Bits
DATA_G
a(9)Bits
DATA B
X Pulse
Vb
Reference
-Vcc Voltage for Logic Control
-Vdd
Voltage for FET driver
-Va Voltage for address pulse
-Vsc_l
Voltage for sustain low
-Vscan Voltage for scan high
-Vb Voltage for X bias
-Vset
3-3 Main function o f Each Assem bly
Voltage for Y ramp pulse
X-main board : The X-main board generate a drive signal by switching the FET in synchronization with logic main board timing and supplies the X electrode of the panel with the drive signal through the connector.
1) Maintain voltage waveforms (including ERC)
2) Generate X rising ramp signal
3) Maintain Ve bias between Scan intervals
.Y -main board : The Y-main board generate a drive signal by switching the FET in synchronization with the logic Main Board timing and sequentially supplies the Y electrode of the panel with the drive signal
through the scan driver IC on the Y-buffer board. This board connected to the panel's
Y terminal has the following main functions.
1) Maintain voltage waveforms (including ERC)
Page 67
2) Generate Y-rising Falling Ramp
3) Maintain V scan bias
Logic main board : The logic main board generates and outputs the address drive output signal and the X ,Y
drive signal by processing the video signals. This Board buffers the address dirve output signal and feeds it to the address drive IC (COF module)
(video signal- X Y drive signal generation , frame memory circuit / address data rearrangement)
.Logic buffer(E,F) : The logic buffer transmits data signal and control signal.
■.Y-buffer board (Upper, Lower) : The Y-buffer board consisting of the upper and lower boards supplies the
Y-terminal with scan waveforms. The board comprises 8 scan driver IC's (ST microelectronics STV 7617 : 64 or 65 output pins) , but 4 ICs for the SD class
■.AC Noise Filter : The AC Noise filter has function for removing noise(low Frequency) and blocking surge.
It effects Safety standards(EMC,EMI)
.TCP( Tape Carrier Package ) : The TCP applies Va pulse to the address electrode and constitutes address
discharge by the potential difference between the Va pulse and the pulse applied to the Y electrode. The TCP comprise 4 data driver Ics(STV7610A
:96 pins output pins) 7 TCPs are required for signal scan
Page 68
3-4 PRODUCT/ SERIAL LABEL LOCATION
Serial No.
Voltage label
3-4-1 Serial No.
2 6 1 4 0 8 07 0 8 6 5
Serial No : 0001~9999 Date : Month
1i1
T
01
CM
Year : 00(2000)
~99(2099)
Line No : 1 ~ 9
(0:Pilot Line)
Type : 02~48 (e x . 5 0 H D v 3 :2 6 )
(Step of even)
Page 69
4 . O P E R A T IO N C H E C K IN G A F T E R R E C T IF IC A T IO N
4-1 Flow chart
* A/S Check Point *
1 .Checking the voltage for each assembly
c I
2. Judging the Logic board working or not [Vsync, 3.3 V, 5 V]
3
3. Adjusting the output signal through test points
3
4. Checking the panels crack
4-1-1 No voltage output
OK
NG
NG
Reconnect it
PSU Voltage ch eck
D5V; 5V Check Vs ; 170V Check Va ; 72V Check Vset; 18QV Check Vscan;-9QV Check Vb; 155 V Check Vcc; 1 5V Check Vcan_h; 25V Check D3V3; 3.3V Check 9Vstandby;9V Check Fuse 8QQ1/8QQ2/8QQ3
Page 70
On/OFF Relay
(RLY 8001, 8002
Acts?
PSU
LED (Green) Replace
w
8001, 8002 off
w
PSU
OK
r
1
Go to 4-1-2 No Display
Page 71
4-1-2 NO display (operating Voltage but an image doesnt exist on Screen)
=» No Display is related with Y-MAIN, X-MAIN, Logic Main and so on.
This page shows you how to check the boards, and the following pages show you how to find the defective board.
N o D i s p l a y
L o g ic M a in
[Vsync Blinks]
LED 1
Check © Dip SW © LED 1 © Fuse F2000, F2001
Y - M a in
Check © F5001 for Vdd (5 V) © F5002 for Vcc (15V)
X - M a in B r o k e n p a n e l
Replace Logic Bd
Replace Logic Bd
© F5003 for Vs (170V)
Check
Q5007/Q502
©
Q5011 /Q50112/Q5027
©
Q5009/Q5008/Q5030
©
Q5013/Q5014/Q5029
©
Q5018/Q5019/Q5028
©
Replace Y-Bd
Replace Y-Bd
Page 72
Check © F4001 for Vdd (15V) © F4002 for Vcc (5V) © F4003 for Vs (170V)
X-Main
Fuse
OK
OK
OPEN
SHORT
Replace X-Bd
Check
Q4004 /Q4005/Q4021
©
Q4013/Q4019
©
Q4006/Q4020
©
Q4009/Q4010/Q4022
©
Q4014/Q4015
©
Q4016/Q4017/Q4023
©
4-1-3 A bnormal Display (Abnormal Image is on Screen. (except abnormality in Sustain or Address)
=» Abnormal Display is related with Y-MAIN, X-MAIN, Logic Main and so on.
This page shows you how to check the boards, and the following pages show you how to find the defective board.
FET
Replace X-Bd
Replace PDP
Page 73
Y-Main
OK Check © F5001 for Vdd (5 V) © F5002 for Vcc (15V) © F5003 for Vs (170V)
Check © Q5007/Q502 © Q5011 /Q50112/Q5027 © Q5009/Q5008/Q5030 © Q5013/Q5014/Q5029 © Q5018/Q5019/Q5028
Fuse
X-Main
OPEN
Replace Y-Bd
Replace
OK
OK
Check © Q4004 /Q4005/Q4021 © Q4013/Q4019 © Q4006/Q4020 © Q4009/Q4010/Q4022 © Q4014/Q4015 © Q4016/Q4017/Q4023
Fuse
OPEN
Replace X-Bd
Replace X-Bd
Page 74
[Logic Main]
Vsync Blinks
LED 1
(Motion of Vsync)
OK
NG
4-1-4 Sustain Open (some horizontal lines dont exist on screen)
OK
Page 75
4-1-5 Sustain Short ( some horizontal lines appear to be linked on Video )
OK
4-1-6 A ddress Open ( some vertical lines dont exist on screen )
=» Address Open is related with Logic Main, Logic Buffer, FFC, TCP and so on.
This page shows you how to check the boards, and the following pages show you how to find
the defective board.
Address Open
=» Line Open =» Data Block Open =» TCP Block Open
[ Logic Main/FFC ]
Chanaina some Darts
[ Logic Buffer ]
Changing necessary
Parts (E/F/G)
Page 76
NG
Replace
NG
4-1-7 A d dress Short (some vertical lines appear to be linked on screen
=» Address Short is related with Logic Main, Logic Buffer, FFC, TCP and so on.
This page shows you how to check the boards, and the following pages show you how to find
the defective board.
Logic Main/
Address Buffer
(E/F/G/H/I/J)
Done
OK
Page 77
What is the status of oDen?
NG
NG
4-2 DEFECTS, SYMPTONS AND DETECTIVE PARTS
Condition Name Description Related Board
No Voltage Output Operating Voltages don't exist. PSU
No Display
Abnormal Display
Sustain Open
Sustain Short
Operating Voltages exist, but an Image
doesn't exist on screen
Abnormal Image(not open or short) is on
screen.
some horizontal lines don't exist on
screen
some horizontal lines appear to be
linked on screen
Y-MAIN, X-MAIN, Logic Main, Cables
Y-MAIN, X-MAIN, Logic Main
Scan Buffer, FPC of X / Y
Scan Buffer, FPC of X / Y
Address Open some vertical lines don't exist on screen Logic Main, Logic Buffer, FFC,TCP
Address Short
some vertical lines appear to be linked
on screen
Logic Main, Logic Buffer ,FFC,TCP
Page 78
Defect: Address(vertical stripe) Open Defect: Address(vertical stripe) Short
Symptom : A line or block does not light up in address electrode direction.(1 line ,block open)
Cause © manufacturing : Panel electrode single line/
foreign material./electrostatic/ TCP defect
Symptom: Another color simultaneously appears because adjacent data recognizes the single pattern signal
Cause 0 manufacturing : Panel electrode short / Foreign material
conductive foreign object i nside TCP © Parts : TCP, Board connection defect © Operation : Assembly error / Film damage
© Part : TCP/buffer defect lighting electrode cutting
defect
Page 79
Defect: Address output error Defect: Sustain(horizontal stripe) Open
Symptom.: A defect other than address open and short Data printout signal error occurring at certain Gradation or pattern
Symptom : One or more line do not light up in Sustain direction
■Cause : © manufacturing : .Panel bus electrode single line FPC pressure defect
© Parts : FPC/board/connection disconnection © operation : assembly error.
Page 80
Defect: Sustain(horizontal stripe) Short Defect: Dielectric material layer damage
Symptom : Combined or adjacent lines are short in sustain direction. The l ine appear brighter
than other at Ramp gradation pattern or l ow
gradation patter
Symptom: Burn caused by the damage of address bus dielectric layer appears in the panel discharge/non discharge area. sustain also open/short occurs by the damage of address sustain printout
<Add Block and Line Open>
Cause © manufacturing : Panel electrode short/Foreign
material. © Parts : Board/ connector/pin error © Operation : connector / assembling error
<Add and Sustain Open>
Cause : layer uneven / abnormal voltage / foreign material repair failed
Page 81
Defext: F/White low discharge Defect: W eak discharge
Symptom : Low discharge caused by unstable cells occurring at full white pattern if high
(60 degree) or normal temparature.
Symptom : Normal discharge but cells appear darker due to weak light emission occurring mainly at low (5 degree) Full white/Red/Green/Blue pattern or gradation pattern
Cause © Panel : MgO source / dielectric thickness
cell pitch/phosphor
© Circuit : drive waveform/ voltage condition
Cause © Panel : MgO deposition count and thinckness /
aging condition
© Circuit : drive waveform/ voltage condition
Page 82
Defect : panel damage Defect: Exhaust pipe damage
Symptom : Panel crack or break. No image appears in some cause depending on the damaged parts and damage level.
Symptom. : Crack in break if exhaust pipe an image i s partially l acking or the panel noise occurs depending on the damaged parts and with the passage of time
Cause © Manufacturing : Flatness/palette pin interruption © Operation : overload of panel corner / careless handling © Panel : Flatness / assembly error
Cause : Careless panel handling
Page 83
5. Disassembling / Assembling
5-1 Tools and measurement equipment
5-1-1. Tools
1) (+) type Screw Drivers : to screw the screws
2) Air Blower
3) Earth Ring
4) Small Driver : to adjust potentiometer
5) Dummy Discharge Resistor : 2.4kOhm/10W
5-1-2. Measuring Equipment
1) Oscilloscope : 500MHz sampling
2) Probe : 10:1
3) Digital Multi-meter
4) Signal Generator
5-3 D isassembling & Re-assem bling
5-3-1 D isassem bling & Re-assembling of FPC (Flexible Printed Circuit)
and Y-Buffer(U pper and Lower)
1. Removal procedures
1) Full out the FPC from Connector by holding the lead of the FPC with hands.
2. Assembling Procedures
Page 84
5-3-2 Assembling & D isassembling of Flat Cable Connector of X-Main Board
1. Disassembling Procedure
1) Pull out the clamp of connector.
2. Assembling Procedure
1) Put the Flat cable into the connector press down lightly until locking sound (Dack) comes out.
2) Pull Flat cable out press down lightly.
3) Turn the Flat cable reversely.
Page 85
5-3-3 Assembling & Disassembling the FFC and TCP from Connector
1. Disassembling of TCP
1) Open the clamp carefully. 2) Pull the TCP out from Connector.
2. Assembling of TCP
1) Put the TCP into the Connector carefully 2) Close the clamp completely. ( The sound ( Dack) comes out. )
* Notice : TCP and Connector was connected surely.
* Notice :
1) Checking whether the foreign material is on the Connector inside before assembling of TCP.
2) Be careful do not get a damage on the board by ESD during handling of TCP.
Page 86
3. Misassembling of TCP
1) The misassembling of TCP is the cause of defect.
4. Checking method of misassembling of TCP
S. Assembling & Disassembling of FFC
Page 87
( This i s the photo of the assembling of FFC )
The procedure of assembling and disassembling of FFC is the same as TCP.
5-3-4 Exchange of LBE, LBF, LBG board
( Photo 1 )
Page 88
( Photo 2 )
1) Remove the screws in order of Center - Left Side - Right Side from heat sink and then get rid of heat sink. ( Photo 1 )
2) Remove the TPC, FFC and power cable from the connectors.
3) Remove all of the screws from defected board.
4) Remove the defected board.
5) Replace the new board and then screw tightly.
6) Get rid of the foreign material from the connector.
7) Connect the TCP,FFC and power cable to the connector.
8) Reassemble the TCP heat sink.
9) Screw in order of Right Side - Left Side - Center ( Photo 2 ) If you screw too tightly, it is possible to get damage on the Driver IC of TCP.
5-3-5 E xchange YBU, YBL and YM board
1) Separate all of the FPC connector of YBU (Y-Buffer upper) and YBL (Lower). ( Photo 1 )
2) Separate all of the connector of CN5001 and CN5008 from Y-Main.
3) Loosen all of the screws of YBU, YBL and YM.
4) Remove the board from chassis.
Page 89
5) Remove the connector of CN5006 and CN5007 among YBU, YBL and YM.
6) Remove the YBL and YBU from Y-main.
7) Replace the defected board.
8) Reassemble the YBU and YBL to the Y-Main.
9) Connect the connector of CN5006 and CN5007 among YBU, YBL and YM.
10) Arrange the board on the chassis and then screw to fix.
11) Connect the FPC and YM of panel to the connector.
12) Supply the electric power to the module and then check the waveform of board.
13) Turn off the power after the waveform is adjusted.
Page 90
6 . O p e r a t i o n C h e c k a f t e r R e p a i r S e r v i c e
6-1 Check Item
Check Item
Speci f ication Remarks
TCP Assembling
cond ition
Module
assemble
check
Drive board Y BUFFER Logic & Logic
Securely connected or
tightened
Buf fer Harness Securely connected Material Mixing No material mixing
6-2 C heck Procedure
1) Visual check as following a. Assembling condition of module.
b. No problem on the connection of module.
c. The grounding and easily short-circuited parts are not damaged.
2) Check the Dip Switch is setting [SW2000 ]
3) Turn on the power to PDP module, and then check that LED lights up and the SET is working well.
4) Check the power voltage after turn on the power, and then check the Display condition by tapping slightly the Y-FPC 2 or 3 times.
5) Check whether something wrong during Full White Pattern period.
6) If something wrong, each voltage should be set to the standard voltage by using Multi-Tester and adjusting tools.
7) Adjust the waveform, using Oscilloscope for the waveform adjusting point.
8) Check the discharge of front panel by changing the image for each pattern.
9) Check the Low-discharge, Over-discharge and panel condition by adjusting the Pattern Generator Level.
10) Discharge still remain send back to SDI
Page 91
PDP50HAA-C01 AKAI PDP 50" SDI-XGA AC100-240V USA PDP5006H
Item Component Description/Country O rigin Unit
. E L E C T PA R T
1 E2301-559001 IC TDA8946J AUDIO AMPLIFIER PCS 2 E3213-011001 SOCKET ANT F/RCA PCS 3 E3403-004001 TUBE SUMITUBE D5.0 BLK 600V M 4 E3413-003001 CABLE COAXIAL RCA/F FOR USA L=45 PCS 5 E3421-926031 WIRE ASSY 2 .5 11P/11P FOR (SDI 50" L PCS 6 E3421-926032 WIRE ASSY 2 .5 10P/7P+3P FOR (SDI 50" PCS 7 E3421-926033 WIRE ASSY L=220MM 31P(SDI 50") (LVDS PCS 8 E6205-002003 DISPLAY PDP SDI-WXGA 50" (127CM) S5 PCS 9 E7801-056007 PCB ASSY MAIN 1VPC DVI CCD SDI (EROO PCS
10 E7801-056301 11 E7801-057001 PCB ASSY SMPS 24/18V MPTO12A MEGMEET PCS 12 771-50SB03-01 IR RECEIVE PCB ASSY SB/EROOM PCS 13 771-42AF01-01 SPK JACK PCB ASSY E-ROOM PCS 14 774P50AA02-01 POWER ASSY 50AA/SDI STYLE B PCS 15 786-SW0402-02 AKAI WOOD SPEAKER ASSY W/POLYFOAM BL PCS 16 771-42D105-01
. M EC H PA R T
1 244-34B811-01 GIFT BOX HANDLE 34B8 PCS 2 248-46D201-01 HANDLE FOR PLASMA PCS 3 263-42D101-01S POWER LENS 42D1 PCS 4 269-42D101-01L REMOTE LENS 42D1 PCS 5 322-42P101-01 REMOTE LENS RUBBER SPACER PDP-42TP1 PCS 6 322-42P102-01 POWER LENS RUBBER SPACER PDP-42TP1 PCS 7 322-42P103-01 SEPARATE RUBBER SPACER FOR REMOTE AN PCS 8 326-064510-50 SPONGE CUSHION 645X10X5.0MM W/ADHESI PCS 9 326-115010-50 SPONGE CUSHION 1150X10X5.0MM W/ADHES PCS
10 361-101261-01 CABLE TIE PCS 11 367-42D101-01 EDGE SADDLE 14MM 42D1 PCS 12 379-42P101-01 FILTER RUBBER BAG A PDP-42TP1 PCS 13 379-42P103-01 FILTER RUBBER BAR C 5.5X50X3.0MM W/ PCS 14 384-42D103-04H PVC SHEET FOR E-ROOM PCB USA PCS 15 387-50AA01-01H MODEL PLATE AKAI ENG PDP5006H PCS 16 388-42D103-01H CAUTION PLATE ENG 42D1 H PCS 17 388-42P101-01 PC SHEET FOR REMOTE PCB 42P1 94V0 PCS 18 388-42SB04-01H POWER PLATE SANSUI 42SB PCS
19 388-50AD01-01H SPEAKER PLATE FOR PDP50HAD PCS 20 400-50AA03-01 FRONT CABINET FOR SAMSUNG PANEL STYL PCS 21 402-50SB02-01S BACK COVER FOR 50" LG PCS 22 420-50SB02-01S MAIN BRACKET LEFT FOR 50" SAMSUNG T PCS 23 420-50SB03-01S MAIN BRACKET RIGHT FOR 50" SAMSUNG T PCS 24 423-50SB03-01S FILTER SUPPORT FOR SIDE PCS 25 423-50SB06-01S FILTER SUPPORT FOR TOP PCS
PCB ASSY SUB(Audio)
KEY PCB A SSY FOR TD1/EROOM
PCS
PCS
Quantity
Summary
1 1
0.5 1 1 1 1 1 1 1 1 1 1 1 1 1
2 2
1 1 1 1 1
2 2
20
5 6 6
1 1 1 1 1 1 1 1 1 1
2
1
Page 92
2e
42S-50SB07-01S FILTER SUPPORT FOR BOTTOM PCS
2?
424-50SB01-01S POWER PCB BRACKER (A) PCS
28
424-50SB02-01S POWER PCB BRACKET (B) PCS
29
42e-50S B 0l-0lS AV2 BRACKET PCS
S0
42e-50SB0A -0lS POWER BRACKET STYLE B PCS
S1
429-50AD07-01 REMOTE PCB BRACKET PCS
S2
429-50AD08-01S SUPPORT BRACKET PCS
SS
429-50SB0e-0lS SHIELD BOX BRACKET PCS
S4
429-50SB0A-01S CONNECT BRACKET STYLE B PCS
S5
4S0-42D102-01 HEAT SINK FOR E-ROOM 42D1 PCS
Se
436-42D113-01S TERMINAL SHEET FOR E-ROOM PCB USA PCS
S?
45?-42D101-01 CLAMP ID=4.SMM L=46M PCS
S8
45?-42D101-01 CLAMP ID=4.SMM L=46M PCS
S9
481-42D105-01 SHIELD BOX FOR USA RF 42D1 PCS
40
481-50SB01-01S SHIELD BOX FOR E-ROOM PCB PCS
41
48S-42D10S-01 SHIELD COVER FOR E-ROOM PCB 42D1 PCS
42
48S-42D104-01 SHIELD COVER TOP FOR 42D1 PCS
4S
48S-50SB11-01 SHIELD SHEET PCS
44
48e-50AD0l-0l NAME PLATE AKAI SIL/BLACK 50AD PCS
45
55S-002509-40A EMI SHIELD GASKET 25X9X4.0MM W/CONDU PCS
4e
55S-005009-25A SHIELD GASKET 50X9X2.5MM W/CONDUCTIV PCS
4?
553-006509-40A SHIELD GASKET 65X9X4.0MM W/CONDUCTIV PCS
48
55S-015009-40A EMI SHIELD GASKET 150X9X4.0MM W/COND PCS
49
55S-020009-40A SHIELD GASKET 200X9X4.0MM W/CONDUCTI PCS
50
55S-024509-40A SHIELD GASKET 245X9X4.0MM W/CONDUCTI PCS
51
55S-026009-40A EMI SHIELD GASKET 260X9X4.0MM W/COND PCS
52
55S-028009-40A EMI SHIELD GASKET 280X9X4.0MM W/COND PCS
5S
553-039509-10A SHIELD GASKET S95X9X1.0MM W/CONDUCTI PCS
54
55S-067009-40A EMI SHIELD GASKET 670X9X4.0MM W/COND PCS
55
55S-114009-40A EMI SHIELD GASKET 1140X9X4.0MM W/CON PCS
5e
554-0900S0-01 SHIELD CLOTH 90XS0MM W/CONDUCTIVE AD PCS
5?
568-119-
58
5e8-P4eT02-02 WARNING LB ENG 42SF NIL PCS
59
5?9-42D10S-02 ON/OFF LB ENG 42D1 NIL PCS
e0
5?9-42D105-01 PROTECTIVE EARTH LABEL FOR ESA 42TD1 PCS
e 1
579-50AA01-01 BAR CODE LABEL AKAI W/SERIAL NO PDP5 PCS
e2
579-50AA02-01 DANGER CAUTION LABEL PCS 579-50AA0S-01 PHOTO CARD FOR PDP5006 AKAI PCS
eS
579-50AD02-01 SERIAL NO/BAR CODE LABEL 50HA (USA) PCS
e4 e5
590-50AA01-01 WARRANTY CARD ENG AKAI PDP5006H PCS
ee
e01-S05008-00 MACH.SCREW CTS SX8 BZN + PCS
e?
e02-S0500e-00 MACH. SCREW PAN-WASHER SX6 B ZNP +H PCS
e8
e02-S0500e-10 MACH.SCREW WHR SX6 NIP + PCS
e9
e02-S0500e-10 MACH.SCREW WHR SX6 NIP + PCS
?0
e02-40?008-00 MECH. SCREW PAN-WASHER 4X8 B ZNP +H PCS
?1
e04-S05005-S0 MACH.SCREW BID SX5 BNI + PCS
?2
e04-S05008-10 MACH.SCREW BID SX8 NIP + PCS
SERIAL NO. LABEL PCS
Page 93
73 604-407022-10 MECH. SCREW BINDING M4X22 W NIP +H PCS 74 604-601020-00 MACHINE SCREW BINDING M6X1.0PX20MM B PCS 75 60D-407010-40 MACH. SCREW W/SPRING WASHER M4.0X0.7 PCS 76 60D-508012-40 MACH. SCREW W/SPRING WASHER M5.0X0.8 PCS 77 610-300210-00 S-TAP.SCREW RND 3X10 A BZN + PCS 78 614-300210-10 S-TAP.SCREW BID 3X10 A NIP + PCS 79 623-401812-00 TAPING SCREW B-TYPE TRUSS 4X12 B ZNP PCS 80 624-302406-10 TAP SCREW B-TYPE BINDING 3.0X6 WNC + PCS 81 734-BM0304-01 SECC STAND BASE 50" W/PACKING BIG BO SET 82 844-50AD01-01 WOODEN PALLET 1545X1115X116 PCS 83 844-50AD02-01 WOOD PALLET 1545X745X116 PCS 84 900-50AA01-01 DISPLAY FILTER 50" OPTIMAX FOR SAMSU PCS
H . PACKING
1 300-50P101-02C POLYFOAM TOP 50TP1 PCS 2 300-50P102-02C POLYFOAM BOTTOM 50TP1 PCS 3 310-111404-07V POLYBAG 11"X14"X0.04 PCS 4 310-633810-02T POLYBAG 63"X38"X1.0MM W/WARNING &REC PCS 5 510-50AA01-04K GIFT BOX AKAI WHITE PDP5006H K PCS 6 511-42D102-01A ACCESSORY BOX PCS 7 512-50AD01-01 SHEET PCS 8 512-50AD02-01 SHEET 1545X945 PCS
9 518-50AD01-01K BOTTOM BOX PCS 10 580-50AA01-03 INSTRUCTION BOOKLET E FOR AKAI PDP50 PCS 11 E3404-157001 AC CORD UL 1.88M MET-4D7+SJT 16AWG/ PCS 12 E7301-011002 BATTERY AA R6P1.5V <2> PCS 13 790-002514-A3 AKAI REMOTE ASSY 42KEY 0025 USA BLACK PCS
8 6
27
4
2
7 24 22
1
0.3182
0.0227 1
1 1 1 1 1 1
0.6364
0.0454 1 1 1
2
1
Page 94
Page 95
If you forget your V-Chip Password
- Omnipotence V-Chip Password: 1234.
- Press MENU button.
- Press Up, Down and CH+, CH-buttons to highlight "V-Chip" Control.
- Press OK button to pop up "INPUT PASSWORD".
- Use the Number buttons (0~9) to enter the omnipotence Password 1234.
- Press Down to highlight "Password change" Control.
- Press OK button to confirm and will pop up "Password Change" item.
- Change to your familiar Password again.
Software upgrade
- Connect the RS-232C input jack to an external control device (such as a computer) and software upgrade.
Type of connector; D-Sub 9-pin male
No. Pin name
1 No connection 2 RXD (Receive data) 3 TXD (Transmit data) 4 DTR (DTE side ready) 5 GND 6 DSR (DCE side ready) 7 RTS (Ready to send) 8 CTS (Clear to send) 9 No Connection
RS-232C configurations
7-wire configuration
(Standard RS-232C cable)
PC PDP
RXD TXD GND
DTR
DSR
RTS CTS
2 3 2 5 5 4 6 6 4
7 8
8 7
TXD RXD
3
RXD TXD GND GND DSR DTR DTR DSR CTS RTS
RTS CTS
3-wire configuration
(Not standard)
PC PDP
2 3 5 4 6 7 8
3 2 5 4 6 7 8
1
5
TXD RXD
GND
DTR DSR RTS CTS
D-Sub 9
D-Sub 9
D-Sub 9
D-Sub 9
Page 96
Software upgrade Process
- Power Switch OFF.
- Connect the serial port of the control device to the RS-232 jack on the PDP back panel. RS-232C connection cables are not supplied with the PDP.
- Power Switch ON. The power indicator on the front of the panel should now display red, means
that the PDP is in standby mode.
- Copy the software (Flash Upgrader) to the computer.
- Open the software (Flash Upgrader.exe)
- Point "Flash" on the interface of the Flash Upgrader.exe.
- Press STANDBY button on the front panel or POWER button of Remote control, Power indicator
green, the PDP is in power ON mode, software start upgrader immediately.
- Waiting for the upgrader programing, when it is finished, the PDP will auto power on.
- After the upgrader is finished, shut down the power switch, take out the RS-232C connection
after the power indicator is extinguished.
Note: The computer and PDP must be keep Power ON in the software upgrade processing.
Loading...