AGERE LG1600FXHXXXX, LG1600FXH5332, LG1600FXH3840, LG1600FXH3111, LG1600FXH2949 Datasheet

...
Data Sheet August 1999
LG1600FXH Clock and Data Regenerator
Figure 1. LG1600FXH Open View
Features
Integrated clock recovery and data retiming
Surface-mount package
Robust FPLL design
Operation up to BER = 1e
–3
SONET/SDH compatible loss of signal alarm
High effective Q allows long run lengths
Jitter tolerance exceeding ITU-T/Bellcore
Low clock jitter generation: typical <0.005 UI
Standard and custom data rates
0.50 Gbits/s—5.5 Gbits/s
Complementary 50 I/Os
Applications
SONET/SDH receiver terminals and regenerators OC-12 through OC-96/STM-4 through STM-32
SONET/SDH test equipment
Proprietary bit rate systems
Digital video transmis sion
Clock doublers and quadruplers
Data Sheet
LG1600FXH Clock and Data Regenerator August 1999
2 Lucent Technologies Inc.
Functional Description
The LG1600FXH Clock and Data Regenerator (CDR) is a compact, single device solution to clock recovery and data retiming in high-speed communication sys­tems such as fiber-optic data links and long-span fiber­optic regenerators and terminals. Using frequency and phase-lock loop (FPLL) techniques, the device regen­erates clean clock and error-free data signals from a nonreturn-to-zero (NRZ) data input, corrupted by jitter and intersymbol interference. The LG1600FXH exceeds ITU-T/Bellcore jitter tolerance requirements for SONET/SDH systems.
The device houses two integrated circuits on an alu­mina substrate inside a hermetically sealed 3 cm × 3cm (1.2in. × 1.2 in.) surface-mount package: a GaAs IC that contains the high-speed part of an FPLL as well as a highly sensitive decision circuit; and a silicon bipo­lar IC that contains a loop filter, acquisition, and signal detect circuitry.
The two ac-coupled complementary data inputs can be driven differentially as well as single ended. A dc feed­back voltage V
–FB
maintains a data input threshold
V
–TH
(decision level) that is optimum for a wide range
of 50% duty cycle input levels (connect to V
–TH
). If needed, the user can supply an external threshold to compensate for different mark densities or distorted input signals (see Figure 10).
Regenerated clock and data are available from comple­mentary outputs that can either be ac coupled, to pro­vide 50 output match, or dc coupled with 50 Ω to ground at the receiving end.
The second-order PLL filter bandwidth is set by the user with an external resistor between pin 11 and ground (required). An internal capacitor provides suffi­cient PLL damping for most applications. In critical applications, PLL damping can be increased using an external capacitor between pins 9 and 11.
The device is powered by a single –5.2 V ECL compat­ible supply and typically consumes 1.5 W.
The LG1600FXH comes in standard bit rates, but can be factory tuned for any rate between 500 Mbits/s and 5500 Mbits/s.
A test fixture (TF1004A) with SMA connectors is avail­able to allow quick evaluation of the LG1600FXH.
Theory of Operation
A digital regenerator has the task of retransmitting a bit stream that is received from a remote source with the same fidelity at which it was originally transmitted.
Two basic properties of the digital signal need to be restored: the timing of the transitions between the bits and the value of each bit.
12-3225(F)r.6
Figure 2. LG1600FXH Block Diagram
VCO
Q
D
V
+
CLKO
V
CLKO
31 26
D
FREQ. &
90
°
LOOP CONTROL &
1197
V
REFCEXTREXT
LOS
V
–TH
51
V
–FB
48
55 60
65
V
–IN
V
+IN
V
+FB
0.047 µF
0.047 µF
0.047 µF
0.047 µF
1 k
50
25 k
50
25 k
1 k
43 38
V
+
OUT
V
OUT
V
SS
35
0.047 µF
0.047 µF
SIGNAL DETECT
PHASE
DETECT.
0
°
Data Sheet August 1999 LG1600FXH Clock and Data Regenerator
3Lucent Technologies Inc.
Theory of Operation
(continued)
Consequently, the timing information that is present in the data needs to be extracted and a decision as to the value of each bit must be made. Both timing instant and decision levels are critical, since the economics of data transmission dictate the largest distance possible between transmitter and receiver. A practically closed data eye can therefore be expected at the output of the receiver, allowing only a small decision window.
An added complication in nonreturn-to-zero (NRZ) sys­tems is the absence of clock component in the data signal itself. Practical clock recovery circuits have used a combination of nonlinear processing to extract a spectral component at the clock frequency and narrow­band filtering using a SAW filter or dielectric resonator. The relative bandwidth of such a filter must be on the order of a few tenths of a percent to minimize the data pattern dependence of the resulting clock. T emperature behavior of the passband characteristics, such as group delay, m ust be tightly matched to that of the data path. These extreme requirements make such a dis­crete design very difficult to manufacture at Gbits/s data rates.
The LG1600FXH clock and data regenerator relies on phase-lock loop techniques, rather than passive filter­ing. The filter properties of a PLL are determined at low frequencies where parasitic elements play only a minor roll and stability is easily maintained. Furthermore, the reference frequency is determined by the data rate itself, rather than by the physical properties of a band­pass filter.
Although PLLs can eliminate some of the shortcomings of passive bandpass filters used in clock recovery cir­cuits, care was taken in the design of the LG1600FXH to preserve desired properties such as linearity of the jitter characteristics. A linear jitter transfer makes it a lot easier for the system designer to predict the overall performance of a link.
As a result, the architecture chosen for the device is not basically different from the conventional clock recovery circuit. A transition detector extracts a pulse train from the incoming data signal which is used as a reference signal for a PLL. The transition pulse train can be seen as a clock signal that is modulated with the instanta­neous transition density of the data signal. The PLL locks onto the frequency and phase of this pulse train and freewheels during times when transitions are absent. The LG1600FXH features dual phase detec­tors; one driven by an in-phase clock which is also driv­ing the decision circuit flip-flop, the other is driven by a quadrature clock. The phase detectors produce a zero output when their respective clocks are centered with respect to the transition pulses.
12-3226(F)r.3
Figure 3. Frequency and Phase Detector
For a transition pulse of half the width of the bit period, the timing diagram of Figure 4 shows how the in-phase clock ends up in the center of the data eye when the quadrature-phase detector output is forced to zero by the loop. The (patented) transition detector is com­prised of an (active) circulator, a shorted stub, and an exclusive-OR gate. The circulator/stub combination produces a delayed version of the data. A transition at the input of the circuit results in an output pulse from the exclusive-OR gate whose width equals the return delay of the stub. The stub is tuned for a given bit rate and can be adjusted so that the in-phase clock is exactly centered in the error-free phase range of the retiming flip-flop.
12-3227(F)r.2
Figure 4. Timing Diagram
PDQ
PDI
LOGIC
TO FLIP-FLOP
FROM
VCO
90
°
0
°
TRANSITION
PULSE
DATA
CIRCULATOR
DELAYED
DATA
STUB
FPD OUT
90
°
0
°
TRANSITION
DELAYED
DATA
1/2 T
1/4 T
DATA
PULSE
CLOCK
CLOCK
T
Data Sheet
LG1600FXH Clock and Data Regenerator August 1999
4 Lucent Technologies Inc.
Theory of Operation
(continued)
12-3228(F)r.4
Figure 5. Frequency and Phase Detector
Characteristics
The frequency detector is not a separate function but an integral part of the phase-lock loop. Any transition between frequency and phase acquisition is completely avoided. Figure 5 shows the output characteristics of the FPD, which is essentially an extended range phase detector. The two quadrature clock phases are used to produce hysteresis, which extends the phase detector range to ±270°. The extended range gives the phase detector a static frequency sensitivity as demonstrated in Figure 6. For clock frequencies lower than the bit rate (the phase is increasing), the top trajectory of the dia­gram in Figure 6 is followed. When the VCO frequency exceeds the bit rate, the lower trajectory applies. Since the linear part of the phase detector produces a net­zero output, in the first instance, positive pulses are fed into the loop filter increasing the VCO frequency, while in the latter case, the FPD produces negative pulses.
The wide, 540° range of the phase detector is also responsible for the high jitter tolerance of the LG1600FXH and an associated immunity to cycle slip under high jitter conditions. The clock can be momen­tarily misaligned as much as 270° but still return to its original position. This property is extremely important in synchronous systems, since a cycle slip would cause misalignment of the demultiplexer following the circuit resulting in a loss of frame condition. The LG1600FXH can handle bit error rates up to 1e
–3
as a result of low-
frequency jitter.
12-3229(F)r.4
Figure 6. Frequency Detector Operation
PLL Dimensioning
The LG1600FXH CDR employs a heavily damped second order phase-lock loop. A linear model of this PLL is depicted in Figure 7. The conventional second­order equation describing the jitter transfer of the PLL is shown below:
where ϕ
i
and ϕ
o
denote the input and output phase,
respectively, ς is the PLL damping ratio and ω
n
is the natural frequency . F or most clock recov ery applications a very high damping is required, that renders the PLL essentially as a first-order system with a slight peaking that is generally undesirable. The second-order equa­tion above does not provide much insight into the peak­ing and bandwidth parameters.
12-3230(F)r.5
Figure 7. Phase-Lock Loop Linear Model
–360
°
–180
°
0
°
180
°
360
°
FPD OUT
PHASE
FPD
OUT
FPD
OUT
TIME
TIME
A. fck < f
B
B. fck > f
B
Hs
()
ϕ
o
ϕ
i
----- -
s
()
2
ςω
n
s
ω
n
2
+
s22
ςω
n
s
ω
n
2
++
------------------------------------------
==
ϕ
i
ϕ
o
Ko
VCO
Kd
PHASE DETECTOR
SUM OF INTERNAL
AND EXTERNAL
LOOP FILTER
CAPACITANCE
C
Rx
Data Sheet August 1999 LG1600FXH Clock and Data Regenerator
5Lucent Technologies Inc.
Theory of Operation
(continued)
A more useful expression of the PLL characteristics is the following
*
:
The jitter transfer is now directly expressed in the phys­ical loop gain pole product, ω
b
, and the loop filter time
constant, τ. Damping ratio, ς, and natural frequency, ω
n
,
simply relate to these two parameters as follows:
and
* Wolaver, D.H.,
Phase-Locked Loop Circuit Design
, Prentice Hall,
1991.
Hs
()
ω
b
1
1
s
τ
-----
+


s
ω
b
1
1
s
τ
-----
+


+
--------------------------------------
=
ςω
b
τ
0.5
=
ω
n
ωnτ⁄
=
For moderate damping ς > 2.5
b
τ < 0.1), the –3 dB bandwidth of the PLL can be approximated by the loop gain pole product:
J
BW
ωb = KdRxK
o
while the jitter peaking can be expressed in terms of the product of PLL bandwidth and loop filter time con­stant:
As the last two expressions make clear, the PLL band­width is controlled by the value of the external resistor (see Figure 8), while the peaking depends both on the resistor value (quadratically) and total loop filter capac­itance.
Hs
()
max
1
1
ω
b
τ
---------
+
1
1
R
x
2
CKdK
o
--------------------------
+=
12-3231(F)r.4—12-3232(F)r.4
Figure 8. Jitter Bandwidth vs. External Resistor Value
0 50 100 200 250
0.0
0.2
0.6
0.8
1.0
1.2
Rx (
)
0.4
150
A. LG1600FXH0622 (Cx = 0.15
µ
F)
10
°
C
70
°
C
25
°
C
J
BW
(MHz)
0 50 100 200 250
0.0
0.6
1.8
2.4
3.0
3.6
Rx (
)
1.2
150
B. LG1600FXH2488 (Cx = 0)
10
°
C
J
BW
(MHz)
25 °C
70 °C
Data Sheet
LG1600FXH Clock and Data Regenerator August 1999
6 Lucent Technologies Inc.
Pin Information
The pinout for the LG1600FXH is shown in Figure 9.
12-3233(F)r.1
Figure 9. Pin Diagram
DNC
DNC
V
REF
C
EXT
R
EXT
LOS
DNC
GND GND
GND GND
GND
GND
GND GND
GND GND
1
4
7
9
11
14
17
18 26 31 34
V
–CLKO
V
+CLKO
NIC
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
V
–TH
V
–FB
V
+OUT
V
–OUT
V
SS
GND GND
GND GND GND
GND GND GND
GND GND
GND
GND
51
48
43
38
35
68 65
NIC
V
+FB
V
+IN
V
–IN
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
60 55 52
2 3
5 6
8
10
12 13
15 16
19 20 21 22 23 24 25 27 28 29 30 32 33
36
37
39
40
41
42
44
45
46
47
49
50
53545657585967 66 64 63 62 61
Loading...
+ 14 hidden pages