Acer Aspire 5930, Aspire 5930G Schematics

5
(LJHU%ORFN'LDJUDP
(LJHU%ORFN'LDJUDP
(LJHU%ORFN'LDJUDP(LJHU%ORFN'LDJUDP
D D
CLK GEN.
ICS 9LPRS365BKLFT
3
Mobile CPU
Penryn
HOST BUS 667/800/1067MHz@1.05V
DDR2 DIMM1
667/800 MHz
DDR2 DIMM2
667/800 MHz
C C
INT.MIC
35
Line In
35
MIC In
35
35
B B
INT.SPKR
35
Line Out (SPDIF)
RJ11
A A
5
667/800MHz
12
667/800MHz
13
Codec
ALC888S VC
33
OP AMP
G1431Q
34
OP AMP G1412
34
MODEM
MDC Card
BIOS/DASH 2Mb
25
37
AZALIA
SPI
HDD SATA
ODD SATA
Cantiga
AGTL+ CPU I/F
DDR Memory I/F
INTEGRATED GRAHPICS
LVDS, CRT I/F
X4 DMI 400MHz
ICH9M
PCI/PCI BRIDGE
12 USB 2.0/1.1 ports
ETHERNET (10/100/1000MbE)
High Definition A udio
Serial Peripheral I/F
Matrix Storage Technology(DO)
Active Managemn et Technology(DO)
SATA
24
SATA
24
6 PCIe ports
ACPI 2.0
4 SATA
LPC I/F
Blue Tooth (USB)
eSATA
4
6,7,8,9,10,11
C-Link0
19,20,21,22
25
24
4
4, 5
USB
THERMAL EMC2102
23
PCIex16
CardReader
15
26
Finger Printer
JMicro JMB385
LAN
Giga LAN
88E8071
New card
KBC
ENE3310
Touch Pad
36 36
PCIex1
PCIex1
PCIex1
PCIex1
PCIex1
LPC BUS
Camera (USB)
USB 4 Port
3
CRT
17
LCD
15
HDMI
18
MXM CONN
MS/MS Pro/xD /MMC/SD
5 in 1
27
TXFM RJ45
28
31 31
36
INT. KB
29 29
PWR SW G577BR91U
Mini Card
a/b/g/n
Kedron
Mini Card
a/b/g/n
Kedron
BIOS
Winbond W25X80 8M Bits
37
Launch Buttom
14
CIR
36
3
30
LPC
DEBUG CONN
2
Project code: 91.4Z501.001 PCB P/N : 48.4Z501.001 REVISION : 07246- -1
1
SYSTEM DC/DC
TPS51125
INPUTS
DCBATOUT
OUTPUTS
5V_S5
3D3V_S5
43
PCB STACKUP
TOP
VCC
S
S
GND
BOTTOM
27
32
32
Port Replicator
37
38
UMA
UMA
UMA
Title
Title
Title
BLOCK DIAGRAM
BLOCK DIAGRAM
BLOCK DIAGRAM
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
SYSTEM DC/DC
TPS51124
INPUTS OUTPUTS
DCBATOUT
RT9026
1D8V_S3
RT9018A
1D8V_S3 1D5V_S0
G9131
3D3V_S0 2D5V_S0
GFXCORE DC/DC
ISL6263
INPUTS
DCBATOUT
1D05V_S0
1D8V_S3
DDR_VREF_S0
DDR_VREF_S3
OUTPUTS
VGFXCORE
0.7~1.25V
CPU DC/DC
ISL6266A
CHARGER
BQ24745
DCBATOUT
150Tuesday, April 01, 2008
150Tuesday, April 01, 2008
150Tuesday, April 01, 2008
OUTPUTS
VCC_CORE_S0
0.35~1.5V
OUTPUTSINPUTS
BT+
DCBATOUT
INPUTS
DCBATOUT
Wistron Corporation
Wistron Corporation
Wistron Corporation
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Eiger
Eiger
Eiger
1
45
44
44
44
46
42
47
-1
-1
-1
of
of
of
http://laptop-motherboard-schematic.blogspot.com/
A
ICH9M Functional Strap Definitions
Signal
HDA_SDOUT
HDA_SYNC
4 4
GNT2#/ GPIO53
GPIO20
GNT1#/ GPIO51
GNT3#/ GPIO55
GNT0#: SPI_CS1#/ GPIO58
SPI_MOSI
3 3
GPIO49
SATALED#
SPKR
TP3
GPIO33/ HDA_DOCK _EN#
Usage/When Sampled
XOR Chain Entrance/ PCIE Port Config1 bit1, Rising Edge of PWROK
PCIE config1 bit0, Rising Edge of PWROK.
PCIE config2 bit2, Rising Edge of PWROK.
Reserved
ESI Strap (Server Only) Rising Edge of PWROK
Top-Block Swap Override. Rising Edge of PWROK.
Boot BIOS Destination Selection 0:1. Rising Edge of PWROK.
Integrated TPM Enable, Rising Edge of CLPWROK
DMI Termination Voltage, Rising Edge of PWROK.
PCI Express Lane Reversal. Rising Edge of PWROK.
No Reboot. Rising Edge of PWROK.
XOR Chain Entrance. Rising Edge of PWROK.
Flash Descriptor Security Override Strap Rising Edge of PWROK
Allows entrance to XOR Chain testing when TP3 pulled low.When TP3 not pulled low at rising edge of PWROK,sets bit1 of RPC.PC(Config Registers: offset 224h). This signal has weak internal pull-down
This signal has a weak internal pull-down. Sets bit0 of RPC.PC(Config Registers:Offset 224h)
This signal has a weak internal pull-up. Sets bit2 of RPC.PC2(Config Registers:Offset 0224h)
This signal should not be pulled high.
ESI compatible mode is for server platforms only. This signal should not be pulled low for desttop and mobile.
Sampled low:Top-Block Swap mode(inverts A16 for all cycles targeting FWH BIOS space). Note: Software will not be able to clear the Top-Swap bit until the system is rebooted without GNT3# being pulled down.
Controllable via Boot BIOS Destination bit (Config Registers:Offset 3410h:bit 11:10). GNT0# is MSB, 01-SPI, 10-PCI, 11-LPC.
Sample low: the Integrated TPM will be disabled. Sample high: the MCH TPM enable strap is sampled low and the TPM Disable bit is clear, the Integrated TPM will be enable.
The signal is required to be low for desktop applications and required to be high for mobile applications.
Signal has weak internal pull-up. Sets bit 27 of MPC.LR(Device 28:Function 0:Offset D8)
If sampled high, the system is strapped to the "No Reboot" mode(ICH9 will disable the TCO Timer system reboot feature). The status is readable via the NO REBOOT bit.
This signal should not be pull low unless using XOR Chain testing.
Sampled low:the Flash Descriptor Security will be overridden. If high,the security measures will be in effect.This should only be enabled in manufacturing environments using an external pull-up resister.
ICH9 EDS 642879 Rev.1.5
Comment
2 2
USB Table
USB
PCIE Routing
LANE1
LANE2
LANE3
LANE4
LANE5
LANE6
1 1
LAN MARVELL 88E8071
MiniCard WLAN
MiniCard WWAN/TV
JMB385 Card Reader
NewCard
NC
Pair
0
1
2
3
4
5
6
7
8
Device
USB1
USB4
USB2
USB5(DOCK)
USB3
Bluetooth
FP
MINIC1
WEBCAM
9 NEW1
10
MINIC2
11
NC
http://laptop-motherboard-schematic.blogspot.com/
B
page 92
SMBus
KBC
ICH9M
C
ICH9M Integrated Pull-up and Pull-down Resistors
SIGNAL Resistor Type/Value
CL_CLK[1:0]
CL_DATA[1:0]
CL_RST0#
DPRSLPVR/GPIO16
ENERGY_DETECT
HDA_BIT_CLK
HDA_DOCK_EN#/GPIO33
HDA_RST#
HDA_SDIN[3:0]
HDA_SDOUT
HDA_SYNC
GLAN_DOCK#
GNT[3:0]#/GPIO[55,53,51]
GPIO[20]
GPIO[49]
LDA[3:0]#/FHW[3:0]#
LAN_RXD[2:0]
LDRQ[0]
LDRQ[1]/GPIO23
PME#
PWRBTN#
SATALED#
SPI_CS1#/GPIO58/CLGPIO6
SPI_MOSI
SPI_MISO
SPKR
TACH_[3:0]
TP[3]
USB[11:0][P,N]
Media Board
SMBC_Therm SMBD_Therm
BAT_SCL BAT_SDA
Thermal
BATTERY
CHARGER
SO-DIMM
SMBC_ICH
9LPRS365BKLFT
The pull-up or pull-down active when configured for native GLAN_DOCK# functionality and determined by LAN controller
MXM
DDR
ICH9 EDS 642879 Rev.1.5
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-DOWN 20K
PULL-DOWN 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 15K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-UP 20K
PULL-DOWN 15K
Cantiga chipset and ICH9M I/O controller Hub strapping configuration
D
Montevina Platform Design guide 22339 0.5
Pin Name
CFG[2:0]
CFG[4:3] CFG8 CFG[15:14] CFG[18:17]
CFG5
CFG6
CFG7
CFG9
CFG10 PCIE Loopback enable
CFG[13:12]
CFG16
CFG19
CFG20
SDVO_CTRLDATA
L_DDC_DATA
NOTE:
1. All strap signals are sampled with respect to the leading edge of the (G)MCH Power OK (PWROK) signal.
2. iTPM can be disabled by a 'Soft-Strap' option in the Flash-decriptor section of the Firmware. This 'Soft-Strap' is activated only after enabling iTPM via CFG6. Only one of the CFG10/CFG/12/CFG13 straps can be enabled at any time.
Strap Description
FSB Frequency Select
Reserved
DMI x2 Select
iTPM Host Interface
Intel Management engine Crypto strap
PCIE Graphics Lane
XOR/ALL
FSB Dynamic ODT
DMI Lane Reversal
Digital Display Port (SDVO/DP/iHDMI) Concurrent with PCIe
SDVO Present
Local Flat Panel (LFP) Present
UMA
UMA
UMA
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Date: Sheet
Date: Sheet
Date: Sheet
1=The iTPM Host Interface is disalbed(default)
1 = Reverse Lanes DMI x4 mode[MCH -> ICH]:(3->0,2->1,1->2and0->3) DMI x2 mode[MCH -> ICH]:(3->0,2->1)
Configuration
000 = FSB1067 011 = FSB667 010 = FSB800 others = Reserved
0 = DMI x2
1 = DMI x4
0= The iTPM Host Interface is enabled(Note2)
0 = Transport Layer Security (TLS) cipher suite with no confidentiality
1 = TLS cipher suite with confidentiality (default)
0 = Reverse Lanes,15->0,14->1 ect..
1= Normal operation(Default):Lane Numbered in order
0 = Enable (Note 3)
1= Disabled (default)
00 = Reserve 10 = XOR mode Enabled 01 = ALLZ mode Enabled (Note 3)
11 = Disabled (default)
0 = Dynamic ODT Disabled
1 = Dynamic ODT Enabled
0 = Normal operation(Default): Lane Numbered in Order
0 = Only Digital Display Port or PCIE is operational (Default)
1 =Digital display Port and PCIe are operting simulataneously via the PEG port
0 =No SDVO Card Present (Default)
1 = SDVO Card Present
0 = LFP Disabled (Default)
1= LFP Card Present; PCIE disabled
Reference
Reference
Reference
Eiger
Eiger
Eiger
E
page 218
(Default)
(Default)
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
250Tuesday, April 01, 2008
250Tuesday, April 01, 2008
250Tuesday, April 01, 2008
of
of
of
-1
-1
-1
A
3D3V_S0
R20
R20
1 2
Do Not Stuff
Do Not Stuff
4 4
PCLK_ICH
DY
DY
EMI EMI
near R12
12
C46
C46
Do Not Stuff
Do Not Stuff
12
12
C34
C34
C29
C29 Do Not Stuff
Do Not Stuff
DY
DY
SC1U16V3ZY-GP
SC1U16V3ZY-GP
12
12
EC15
EC15
C84
C84
Do Not Stuff
Do Not Stuff
SCD1U16V2ZY-2GP
DY
DY
SCD1U16V2ZY-2GP
EMI
near R16
CL=20pF±0.2pF
C45
C45
SC27P50V2JN-2-GP
SC27P50V2JN-2-GP
1 2
82.30005.891
82.30005.891
82.30005.951
82.30005.951
C35
C35
1 2
SC27P50V2JN-2-GP
C742
C742
Do Not Stuff
Do Not Stuff
1 2
DY
DY
RN63
RN63
1 2 3 45
SRN10KJ-6-GP
SRN10KJ-6-GP
SC27P50V2JN-2-GP
12
3 3
EMI
1D8V_S3
near X1
3D3V_S0
8 7 6
PCLK_KBC
EMI
near R11
2 2
PCLKCLK2
PCLKCLK4 PCLKCLK5
C30
C30 Do Not Stuff
Do Not Stuff
DY
DY
GEN_XTAL_IN
12
X1
X1 X-14D31818M-35GP
X-14D31818M-35GP
GEN_XTAL_OUT_R
PCLKCLK1 PCLKCLK0
R24 Do Not Stuff
R24 Do Not Stuff
DY
DY
R34
R34
1 2
Do Not Stuff
Do Not Stuff
CLK48_ICH20
CPU_SEL04,7
3D3V_S0
RN66
RN66
1
4
23
Do Not Stuff
Do Not Stuff
DY
DY
SATACLKREQ#20 CLK_MCH_OE#7
PCLK_FWH37 PCLK_KBC36 PCLK_ICH20
CPU_SEL14,7 CPU_SEL24,7
CLK_ICH1420
12
R36 Do Not Stuff
R36 Do Not Stuff
ICS9LPRS365BKLFT setting table
PIN NAME DESCRIPTION
Byte 5, bit 7 0 = PCI0 enabled (default)
PCI0/CR#_A
PCI1/CR#_B
PCI2/TME
PCI3
1 1
PCI4/27M_SEL
PCI_F5/ITP_EN
SRCT3/CR#_C
1= CR#_A enabled. Byte 5, bit 6 controls whether CR#_A controls SRC0 or SRC2 pair Byte 5, bit 6 0 = CR#_A controls SRC0 pair (default), 1= CR#_A controls SRC2 pair
Byte 5, bit 5 0 = PCI1 enabled (default) 1= CR#_B enabled. Byte 5, bit 6 controls whether CR#_B controls SRC1 or SRC4 pair Byte 5, bit 4 0 = CR#_B controls SRC1 pair (default) 1= CR#_B controls SRC4 pair
0 = Overclocking of CPU and SRC Allowed 1 = Overclocking of CPU and SRC NOT allowed
3.3V PCI clock output
0 = Pin24 as SRC-1, Pin25 as SRC-1#, Pin20 as DOT96, Pin21 as DOT96# 1 = Pin24 as 27MHz, Pin25 as 27MHz_SS, Pin20 as SRC-0, Pin21 as SRC-0#
0 =SRC8/SRC8# 1 = ITP/ITP#
Byte 5, bit 3 0 = SRC3 enabled (default) 1= CR#_C enabled. Byte 5, bit 2 controls whether CR#_C controls SRC0 or SRC2 pair Byte 5, bit 2 0 = CR#_C controls SRC0 pair (default), 1= CR#_C controls SRC2 pair
A
http://laptop-motherboard-schematic.blogspot.com/
B
12
12
C70
C70
C108
C108
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SC4D7U10V5ZY-3GP
SC4D7U10V5ZY-3GP
12
GEN_XTAL_OUT
R37 33R2J-2-GPR37 33R2J-2-GP R38 2K2R2J-2-GPR38 2K2R2J-2-GP
PM_STPPCI#20
PM_STPCPU#20
SMBC_ICH12,13,22 SMBD_ICH12,13,22
CLK_PWRGD20
12
DY
DY
R26 Do Not Stuff
R26 Do Not Stuff
1 2
R123 Do Not Stuff
R123 Do Not Stuff
1 2
R31 33R2J-2-GPR31 33R2J-2-GP
1 2 3
RN4 SRN33J-5-GP-URN4 SRN33J-5-GP-U
R27 10KR2J-3-GPR27 10KR2J-3-GP
R25 33R2J-2-GPR25 33R2J-2-GP
B
12
12
C106
C106
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SB
C51
C51 SC5P50V2CN-2GP
SC5P50V2CN-2GP
12 12
DY
DY DY
DY
12
4
12
12
12
C75
C75
C104
C104
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
CLK48
PCLKCLK0 PCLKCLK1 PCLKCLK2 PCLKCLK3 PCLKCLK4 PCLKCLK5
CPU_SEL2_R
CPU_SEL2_R
3D3V_S0
R57
R57
12
Do Not Stuff
Do Not Stuff
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
3D3V_48MPWR_S0
U9
U9
3
X1
2
X2
17
USB_48MHZ/FSLA
45
PCI_STOP#
44
CPU_STOP#
7
SCLK
6
SDATA
63
CK_PWRGD/PD#
8
PCI0/CR#_A
10
PCI1/CR#_B
11
PCI2/TME
12
PCI3
13
PCI4/27_SELECT
14
PCI_F5/ITP_EN
64
FSLB/TEST_MODE
5
REF0/FSLC/TEST_SEL
55
NC#55
RTM875N-606-VD-GRT-GP
RTM875N-606-VD-GRT-GP
71.00875.C03
71.00875.C03
71.09365.A03
71.09365.A03 ICS9LPRS365BKLFT-GP
ICS9LPRS365BKLFT-GP
12
C102
C102
Do Not Stuff
Do Not Stuff
C
4
VDDREF
GND48
18
PIN NAME DESCRIPTION
Byte 5, bit 1 0 = SRC3 enabled (default)
SRCC3/CR#_D
SRCC7/CR#_E
SRCT7/CR#_F
SRCC11/CR#_G
SRCT11/CR#_H
1= CR#_D enabled. Byte 5, bit 0 controls whether CR#_D controls SRC1 or SRC4 pair Byte 5, bit 0 0 = CR#_D controls SRC1 pair (default) 1= CR#_D controls SRC4 pair
Byte 6, bit 7 0 = SRC7# enabled (default) 1= CR#_F controls SRC6
Byte 6, bit 6 0 = SRC7 enabled (default) 1= CR#_F controls SRC8
Byte 6, bit 5 0 = SRC11# enabled (default) 1= CR#_G controls SRC9
Byte 6, bit 4 0 = SRC11 enabled (default) 1= CR#_H controls SRC10
C
3D3V_CLKGEN_S0
46
62
16
23
9
VDD48
VDDPCI
VDDSRC
VDDCPU
VDDPLL3
GNDREF
GNDPCI
GND
GNDSRC
1
15
22
30
36
19
VDD96_IO
GNDSRC
GNDSRC
GNDCPU
49
59
3D3V_CLKPLL_S0CLK48_ICH
43
52
27
VDDSRC_IO
VDDPLL3_IO
GND
26
12
C47
C47
33
56
CPUT0
VDDSRC_IO
VDDSRC_IO
VDDCPU_IO
27MHZ_NONSS/SRCT1/SE1
27MHZ_SS/SRCC1/SE2
GND
65
CPUC0
CPUT1_F CPUC1_F
CPUT2_ITP/SRCT8
CPUC2_ITP/SRCC8
SRCT7/CR#_F
SRCC7/CR#_E
SRCT6 SRCC6
SRCT10 SRCC10
SRCT11/CR#_H
SRCC11/CR#_G
SRCT9 SRCC9
SRCT4 SRCC4
SRCT3/CR#_C
SRCC3/CR#_D
SRCT2/SATAT
SRCC2/SATAC
SRCT0/DOTT_96
SRCC0/DOTC_96
SC4D7U10V5ZY-3GP
SC4D7U10V5ZY-3GP
near R19
61 60
58 57
54 53
51 50
48 47
CLK_PCIE_PEG_1
41
CLK_PCIE_PEG_1#
42
40 39
37 38
34 35
31 32
28 29
DREFSSCLK_1
24
DREFSSCLK#_1
25
DREFCLK_1
20
DREFCLK#_1
21
D
12
C67
C67
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
CLK_ICH14
D
E
3D3V_S0
R35
R35
Do Not Stuff
Do Not Stuff
12
C105
C105
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
CLK_PCIE_PEG 30 CLK_PCIE_PEG# 30
DREFSSCLK 7 DREFSSCLK# 7
DREFCLK 7 DREFCLK# 7
1 01
12
CPU
100M 133M 166M 200M
DY
DY
12
C38
C38
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
12
C31
C31 Do Not Stuff
Do Not Stuff
DY
DY
2 3 1
DIS
DIS
UMA
UMA
2 3 1
2 3 1
UMA
UMA
3D3V_CLKGEN_S03D3V_48MPWR_S0 3D3V_CLKPLL_S0
12
C53
C53
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
CLK_CPU_BCLK 4 CLK_CPU_BCLK# 4
CLK_MCH_BCLK 6 CLK_MCH_BCLK# 6
CLK_PCIE_LAN 28 CLK_PCIE_LAN# 28
CLK_PCIE_NEW 31 CLK_PCIE_NEW# 31
CLK_PCIE_ICH 20 CLK_PCIE_ICH# 20
RN17
RN17 Do Not Stuff
Do Not Stuff
4
CLK_PCIE_CARDREADER 27 CLK_PCIE_CARDREADER# 27
CLK_PCIE_MINI2 32 CLK_PCIE_MINI2# 32
CLK_MCH_3GPLL 7 CLK_MCH_3GPLL# 7
CLK_PCIE_MINI1 32 CLK_PCIE_MINI1# 32
CLK_PCIE_SATA 19 CLK_PCIE_SATA# 19
RN7
RN7 SRN0J-6-GP
SRN0J-6-GP
4
RN5
RN5 SRN0J-6-GP
SRN0J-6-GP
4
SEL2 FSC
SEL1 FSB
1 0
01
01 01 0
SEL0 FSA
00 0
UMA
UMA
UMA
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Clock Generator
Clock Generator
Clock Generator
Taipei Hsien 221, Taiwan, R.O.C.
Eiger
Eiger
Eiger
E
350Tuesday, April 01, 2008
350Tuesday, April 01, 2008
350Tuesday, April 01, 2008
12
C36
C36
Do Not Stuff
Do Not Stuff
CPU
NB
LAN
New Card
SB DMI
MXM
JMB385
MINI2
NB CLK
MINI1
SB SATA
NB CLK NB CLK
(96 MHz)
FSB
X 533M 667M 800M
1066M266M
of
of
of
-1
-1
-1
A
B
C
D
E
H_A#[35..3]6
4 4
H_ADSTB#06 H_REQ#[4..0]6
3 3
Side Band Non GTL
H_ADSTB#16
H_A20M#19
H_FERR#19
H_IGNNE#19
H_STPCLK#19
H_INTR19 H_NMI19 H_SMI#19
TP19Do Not StuffTP19Do Not Stuff TP18Do Not StuffTP18Do Not Stuff TP17Do Not StuffTP17Do Not Stuff TP16Do Not StuffTP16Do Not Stuff TP27Do Not StuffTP27Do Not Stuff TP31Do Not StuffTP31Do Not Stuff TP24Do Not StuffTP24Do Not Stuff
2 2
1 1
TP28Do Not StuffTP28Do Not Stuff TP26Do Not StuffTP26Do Not Stuff TP22Do Not StuffTP22Do Not Stuff
TP32Do Not StuffTP32Do Not Stuff
XDP_TMS
XDP_TDI
XDP_BPM#5
H_CPURST#
XDP_TCK
XDP_TRST#
H_A#[35..3]
U49A
U49A
H_A#3
J4 L5 L4 K5
M3
N2
J1 N3 P5 P2 L2 P4 P1 R1
M1
K3 H2 K2
J3 L1
Y2 U5 R3
W6
U4 Y5 U1 R4 T5 T3
W2 W5
Y4 U2 V4
W3 AA4 AB2 AA3
V1
A6 A5 C4
D5 C6 B4 A3
M4
N5 T2 V3 B2 C3 D2
D22
D3 F6
B1
1 2
1 2
1 2
1 2
DY
DY
1 2
1 2
A3# A4# A5# A6# A7# A8# A9# A10# A11# A12# A13# A14# A15# A16# ADSTB0#
REQ0# REQ1# REQ2# REQ3# REQ4#
A17# A18# A19# A20# A21# A22# A23# A24# A25# A26# A27# A28# A29# A30# A31# A32# A33# A34# A35# ADSTB1#
A20M# FERR# IGNNE#
STPCLK# LINT0 LINT1 SMI#
RSVD#M4 RSVD#N5 RSVD#T2 RSVD#V3 RSVD#B2 RSVD#C3 RSVD#D2 RSVD#D22 RSVD#D3 RSVD#F6
KEY_NC
BGA479-SKT-8-GP-U2
BGA479-SKT-8-GP-U2
62.10053.401
62.10053.401
62.10079.001
62.10079.001
H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16
H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4
H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35
RSVD_CPU_1 RSVD_CPU_2 RSVD_CPU_3 RSVD_CPU_4 RSVD_CPU_5 RSVD_CPU_6 RSVD_CPU_7 RSVD_CPU_8 RSVD_CPU_9 RSVD_CPU_10
RSVD_CPU_11
R321 54D9R2F-L1-GPR321 54D9R2F-L1-GP
R320 54D9R2F-L1-GPR320 54D9R2F-L1-GP
R324 54D9R2F-L1-GPR324 54D9R2F-L1-GP
R106 Do Not Stuff
R106 Do Not Stuff
R323 54D9R2F-L1-GPR323 54D9R2F-L1-GP
R322 54D9R2F-L1-GPR322 54D9R2F-L1-GP
All place within 2" to CPU
A
1 OF 4
1 OF 4
ADDR GROUP 0
ADDR GROUP 0
ADDR GROUP 1
ADDR GROUP 1
ICH
ICH
RESERVED
RESERVED
1D05V_S0
H_DINV#[3..0]
C144 Do Not Stuff
Do Not Stuff
12
DY
DY
H_DSTBN#[3..0]
H_DSTBP#[3..0]
H_D#[63..0]
CPU_GTLREF0
C407
C407
Do Not Stuff
Do Not Stuff
H_DSTBN#06 H_DSTBP#06 H_DINV#06
H_DSTBN#16 H_DSTBP#16 H_DINV#16
CPU_SEL03,7 CPU_SEL13,7 CPU_SEL23,7
DEFER#
DRDY#
DBSY#
LOCK#
RESET#
TRDY#
HITM#
BPM0# BPM1# BPM2# BPM3# PRDY#
PREQ#
TRST#
XDP/ITP SIGNALS CONTROL
XDP/ITP SIGNALS CONTROL THERMAL
THERMAL
PROCHOT#
THRMDA THRMDC
THERMTRIP#
HCLK
HCLK
BCLK0 BCLK1
ADS# BNR#
BPRI#
BR0#
IERR#
INIT#
RS0# RS1# RS2#
HIT#
TCK
TDO TMS
DBR#
TDI
H1 E2 G5
H5 F21 E1
F1
D20 B3
H4
C1 F3 F4 G3 G2
G6 E4
XDP_BPM#0
AD4
XDP_BPM#1
AD3
XDP_BPM#2
AD1
XDP_BPM#3
AC4
XDP_BPM#4
AC2
XDP_BPM#5
AC1
XDP_TCK
AC5
XDP_TDI
AA6
XDP_TDO
AB3
XDP_TMS
AB5
XDP_TRST#
AB6
XDP_DBRESET#
C20
D21 A24 B25
C7
A22 A21
H_IERR#
H_RS#0 H_RS#1 H_RS#2
PM_THRMTRIP# should connect to ICH9 and MCH without T-ing
( No stub)
TP21 Do Not StuffTP21 Do Not Stuff
H_ADS# 6 H_BNR# 6
H_BPRI# 6
H_DEFER# 6 H_DRDY# 6 H_DBSY# 6
H_BREQ#0 6
H_INIT# 19
H_LOCK# 6
H_CPURST# 6,49
H_TRDY# 6
H_HIT# 6 H_HITM# 6
TP7 Do Not StuffTP7 Do Not Stuff C144 TP5 Do Not StuffTP5 Do Not Stuff TP6 Do Not StuffTP6 Do Not Stuff TP11 Do Not StuffTP11 Do Not Stuff TP9 Do Not StuffTP9 Do Not Stuff TP10 Do Not StuffTP10 Do Not Stuff TP8 Do Not StuffTP8 Do Not Stuff TP15 Do Not StuffTP15 Do Not Stuff TP12 Do Not StuffTP12 Do Not Stuff TP14 Do Not StuffTP14 Do Not Stuff TP13 Do Not StuffTP13 Do Not Stuff TP25 Do Not StuffTP25 Do Not Stuff
CPU_PROCHOT#
H_THERMDA 23 H_THERMDC 23
PM_THRMTRIP-A# 7,19,23,40
CLK_CPU_BCLK 3 CLK_CPU_BCLK# 3
1D05V_S0
12
R100
R100 56R2J-4-GP
56R2J-4-GP
H_RS#[2..0] 6
1D05V_S0
Layout Note: "CPU_GTLREF0"
0.5" max length.
Place testpoint on H_IERR# with a GND
0.1" away
TP29 Do Not StuffTP29 Do Not Stuff
12
R98
R98 68R2-GP
68R2-GP
DY
DY
1 2
Do Not Stuff
Do Not Stuff
R99
R99
H_THERMDA
H_THERMDC
1KR2F-3-GP
1KR2F-3-GP
2KR2F-3-GP
2KR2F-3-GP
12
DY
DY
CPU_PROCHOT#_R 42
1D05V_S0
R327
R327
1 2
12
R330
R330
Follow Demo Circuit
Net "TEST4" as short as possible,
DY
DY
DY
DY
12
DY
DY
1 2
1 2
DY
DY
DY
DY
TEST1
TEST2
TEST4
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
C
3D3V_S0
1D05V_S0
1 2
R92 Do Not Stuff
R92 Do Not Stuff
1 2
R393 Do Not Stuff
R393 Do Not Stuff
C402 Do Not Stuff
C402 Do Not Stuff
XDP_DBRESET#
XDP_TDO
http://laptop-motherboard-schematic.blogspot.com/
B
R101
R101
R58
R58
make sure "TEST4" routing is reference to GND and away other noisy signals
TP23Do Not StuffTP23Do Not Stuff
TP3Do Not StuffTP3Do Not Stuff TP112Do Not StuffTP112Do Not Stuff
H_DINV#[3..0] 6
H_DSTBN#[3..0] 6
H_DSTBP#[3..0] 6
H_D#[63..0] 6
H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8
H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15
H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31
AD26
TEST1 TEST2 RSVD_CPU_12 TEST4 RSVD_CPU_13 RSVD_CPU_14
AF26
U49B
U49B
E22
D0#
F24
D1#
E26
D2#
G22
D3#
F23
D4#
G25
D5#
E25
D6#
E23
D7#
K24
D8#
G24
D9#
J24
D10#
J23
D11#
H22
D12#
F26
D13#
K22
D14#
H23
D15#
J26
DSTBN0#
H26
DSTBP0#
H25
DINV0#
N22
D16#
K25
D17#
P26
D18#
R23
D19#
L23
D20#
M24
D21#
L22
D22#
M23
D23#
P25
D24#
P23
D25#
P22
D26#
T24
D27#
R24
D28#
L25
D29#
T25
D30#
N25
D31#
L26
DSTBN1#
M26
DSTBP1#
N24
DINV1#
GTLREF
C23
TEST1
D25
TEST2
C24
TEST3 TEST4
AF1
TEST5
A26
TEST6
B22
BSEL0
B23
BSEL1
C21
BSEL2
BGA479-SKT-8-GP-U2
BGA479-SKT-8-GP-U2
62.10053.401
62.10053.401
62.10079.001
62.10079.001
2 OF 4
2 OF 4
D
DATA GRP0 DATA GRP1
DATA GRP0 DATA GRP1
DATA GRP2DATA GRP3
DATA GRP2DATA GRP3
DSTBN2# DSTBP2#
DSTBN3# DSTBP3#
MISC
MISC
DPRSTP#
PWRGOOD
D32# D33# D34# D35# D36# D37# D38# D39# D40# D41# D42# D43# D44# D45# D46# D47#
DINV2#
D48# D49# D50# D51# D52# D53# D54# D55# D56# D57# D58# D59# D60# D61# D62# D63#
DINV3#
COMP0
COMP1 COMP2 COMP3
DPSLP#
DPWR#
SLP#
PSI#
H_D#33
AB24
H_D#34
V24
H_D#35
V26
H_D#36
V23
H_D#37
T22
H_D#38
U25
H_D#39
U23
H_D#40
Y25
H_D#41
W22
H_D#42
Y23
H_D#43
W24
H_D#44
W25
H_D#45
AA23
H_D#46
AA24
H_D#47
AB25 Y26 AA26 U22
H_D#48
AE24
H_D#49
AD24
H_D#50
AA21
H_D#51
AB22
H_D#52
AB21
H_D#53
AC26
H_D#54
AD20
H_D#55
AE22
H_D#56
AF23
H_D#57
AC25
H_D#58
AE21
H_D#59
AD21
H_D#60
AC22
H_D#61
AD23
H_D#62
AF22
H_D#63
AC23 AE25 AF24 AC20
COMP0
R26 U26 AA1 Y1
E5 B5 D24 D6 D7 AE6
UMA
UMA
UMA
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
R67 27D4R2F-L1-GPR67 27D4R2F-L1-GP
COMP1
R59 54D9R2F-L1-GPR59 54D9R2F-L1-GP
COMP2
R53 27D4R2F-L1-GPR53 27D4R2F-L1-GP
COMP3
R54 54D9R2F-L1-GPR54 54D9R2F-L1-GP
Layout Note: Comp0, 2 connect with Zo=27.4 ohm, make trace length shorter than 0.5" . Comp1, 3 connect with Zo=55 ohm, make trace length shorter than 0.5" .
H_DSTBN#2 6 H_DSTBP#2 6 H_DINV#2 6
H_DSTBN#3 6 H_DSTBP#3 6 H_DINV#3 6
1 2 1 2 1 2 1 2
H_DPRSTP# 7,19,42 H_DPSLP# 19 H_DPWR# 6 H_PWRGD 19,40,49 H_CPUSLP# 6 PSI# 42
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
CPU (1 of 2)
CPU (1 of 2)
CPU (1 of 2)
Eiger
Eiger
Eiger
450Tuesday, April 01, 2008
450Tuesday, April 01, 2008
450Tuesday, April 01, 2008
E
H_D#32
Y22
-1
-1
of
of
of
-1
A
B
C
D
E
VCC_CORE
VCC_CORE
12
12
C71
C71
CAP
CAP
VCC_CORE
12
C136
C136
CAP
CAP
G5
G5
1 2
Do Not Stuff
Do Not Stuff
C128
C128
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
H_VID[6..0] 42
VCC_CORE
12
12
1D05V_S0
12
C111
C111
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
R319
R319 100R2F-L1-GP-U
100R2F-L1-GP-U
G105
G105
1 2
G107
G107
1 2
R318
R318 100R2F-L1-GP-U
100R2F-L1-GP-U
http://laptop-motherboard-schematic.blogspot.com/
12
C134
C134
C135
C135
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
CAP
CAP
CAP
CAP
12
12
C113
C113
C147
Do Not Stuff
Do Not Stuff
CAP
CAP
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
C147
Do Not Stuff
Do Not Stuff
CAP
CAP
layout note: "1D5V_VCCA_S0" as short as possible
1D5V_VCCA_S0
12
C490
C490
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
Layout Note:
VCCSENSE and VSSSENSE lines should be of equal length.
Layout Note: Provide a test point (with no stub) to connect a differential probe between VCCSENSE and VSSSENSE at the location where the two 54.9ohm resistors terminate the 55 ohm transmission line.
B
AB20 AB7 AC7 AC9 AC12 AC13 AC15 AC17 AC18 AD7 AD9 AD10 AD12 AD14 AD15 AD17 AD18 AE9 AE10 AE12 AE13 AE15 AE17 AE18 AE20 AF9 AF10 AF12 AF14 AF15 AF17 AF18 AF20
G21 V6 J6 K6 M6 J21 K21 M21 N21 N6 R21 R6 T21 T6 V21 W21
B26 C26
AD6 AF5 AE5 AF4 AE3 AF3 AE2
AF7
AE7
VCC_CORE
VCCP_1D05
H_VID0 H_VID1 H_VID2 H_VID3 H_VID4 H_VID5 H_VID6
VCC_SENSE_CPU
VSS_SENSE_CPU
12
VCC_CORE
4 4
3 3
AA10 AA12
2 2
1 1
AA13 AA15 AA17 AA18 AA20
AC10 AB10 AB12 AB14 AB15 AB17 AB18
3 OF 4
3 OF 4
U49C
U49C
A7
VCC
A9
VCC
A10
VCC
A12
VCC
A13
VCC
A15
VCC
A17
VCC
A18
VCC
A20
VCC
B7
VCC
B9
VCC
B10
VCC
B12
VCC
B14
VCC
B15
VCC
B17
VCC
B18
VCC
B20
VCC
C9
VCC
C10
VCC
C12
VCC
C13
VCC
C15
VCC
C17
VCC
C18
VCC
D9
VCC
D10
VCC
D12
VCC
D14
VCC
D15
VCC
D17
VCC
D18
VCC
E7
VCC
E9
VCC
E10
VCC
E12
VCC
E13
VCC
E15
VCC
E17
VCC
E18
VCC
E20
VCC
F7
VCC
F9
VCC
F10
VCC
F12
VCC
F14
VCC
F15
VCC
F17
VCC
F18
VCC
F20
VCC
AA7
VCC
AA9
VCC VCC VCC VCC VCC VCC VCC VCC
AB9
VCC VCC VCC VCC VCC VCC VCC VCC
BGA479-SKT-8-GP-U2
BGA479-SKT-8-GP-U2
62.10053.401
62.10053.401
62.10079.001
62.10079.001
VCCSENSE
VSSSENSE
A
VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC
VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP VCCP
VCCA VCCA
VID0 VID1 VID2 VID3 VID4 VID5 VID6
12
C77
C77
Do Not Stuff
Do Not Stuff
CAP
CAP
12
C396
C396
Do Not Stuff
Do Not Stuff
CAP
CAP
12
C496
C496
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
VCC_CORE
12
Do Not Stuff
Do Not Stuff
DY
DY
12
C440
C440
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
CAP
CAP
CAP
CAP
1D05V_S0
L12
L12
1 2
HCB1608KF121T30-GP
HCB1608KF121T30-GP
68.00230.041
68.00230.041
VCC_SENSE 42
VSS_SENSE 42
12
C138
C138
C78
C78
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
DY
DY
12
12
C431
C431
C428
C428
Do Not Stuff
Do Not Stuff
CAP
CAP
12
12
C112
C112
C115
C115
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D5V_S0
12
12
C143
C143
Do Not Stuff
Do Not Stuff
DY
DY
DY
DY
12
C427
C427
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
CAP
CAP
CAP
CAP
12
C118
C118
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
Do Not Stuff
Do Not Stuff
DY
DY
C76
C76
Do Not Stuff
Do Not Stuff
12
12
C59
C59
C398
C398
Do Not Stuff
Do Not Stuff
CAP
CAP
12
12
C122
C122
C124
C124
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C
12
TC1
TC1 ST900U2D5VM-1-GP
ST900U2D5VM-1-GP
77.E9071.011
77.E9071.011
3 4
77.E9071.001
12
Do Not Stuff
Do Not Stuff
CAP
CAP
12
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
NEC
NEC
12
C117
C117
C395
C395
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
CAP
CAP
CAP
CAP
12
C103
C103
C94
C94
Do Not Stuff
Do Not Stuff
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
12
12
C114
C114
Do Not Stuff
Do Not Stuff
CAP
CAP
12
12
C101
C101
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
C116
C116
C500
C500
Do Not Stuff
Do Not Stuff
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
A11 A14 A16 A19
TP1
TP1
Do Not Stuff
Do Not Stuff
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
D
Date: Sheet
A23 AF2
B11 B13 B16 B19 B21 B24
C11 C14 C16 C19
C22 C25
D11 D13 D16 D19 D23 D26
E11 E14 E16 E19 E21 E24
F11 F13 F16 F19
F22 F25
G23 G26
H21 H24
K23 K26
M22 M25
N23 N26
G4 G1
J22 J25
L21 L24
M2 M5
U49D
U49D
A4
VSS
A8
VSS VSS VSS VSS VSS VSS VSS
B6
VSS
B8
VSS VSS VSS VSS VSS VSS VSS
C5
VSS
C8
VSS VSS VSS VSS VSS
C2
VSS VSS VSS
D1
VSS
D4
VSS
D8
VSS VSS VSS VSS VSS VSS VSS
E3
VSS
E6
VSS
E8
VSS VSS VSS VSS VSS VSS VSS
F5
VSS
F8
VSS VSS VSS VSS VSS
F2
VSS VSS VSS VSS VSS VSS VSS
H3
VSS
H6
VSS VSS VSS
J2
VSS
J5
VSS VSS VSS
K1
VSS
K4
VSS VSS VSS
L3
VSS
L6
VSS VSS VSS VSS VSS VSS VSS
N1
VSS
N4
VSS VSS VSS
P3
VSS
BGA479-SKT-8-GP-U2
BGA479-SKT-8-GP-U2
62.10053.401
62.10053.401
62.10079.001
62.10079.001
CPU (2 of 2)
CPU (2 of 2)
CPU (2 of 2)
4 OF 4
4 OF 4
P6
VSS
P21
VSS
P24
VSS
R2
VSS
R5
VSS
R22
VSS
R25
VSS
T1
VSS
T4
VSS
T23
VSS
T26
VSS
U3
VSS
U6
VSS
U21
VSS
U24
VSS
V2
VSS
V5
VSS
V22
VSS
V25
VSS
W1
VSS
W4
VSS
W23
VSS
W26
VSS
Y3
VSS
Y6
VSS
Y21
VSS
Y24
VSS
AA2
VSS
AA5
VSS
AA8
VSS
AA11
VSS
AA14
VSS
AA16
VSS
AA19
VSS
AA22
VSS
AA25
VSS
AB1
VSS
AB4
VSS
AB8
VSS
AB11
VSS
AB13
VSS
AB16
VSS
AB19
VSS
AB23
VSS
AB26
VSS
AC3
VSS
AC6
VSS
AC8
VSS
AC11
VSS
AC14
VSS
AC16
VSS
AC19
VSS
AC21
VSS
AC24
VSS
AD2
VSS
AD5
VSS
AD8
VSS
AD11
VSS
AD13
VSS
AD16
VSS
AD19
VSS
AD22
VSS
AD25
VSS
AE1
VSS
AE4
VSS
AE8
VSS
AE11
VSS
AE14
VSS
AE16
VSS
AE19
VSS
AE23
VSS
AE26
VSS
A2
VSS
AF6
VSS
AF8
VSS
AF11
VSS
AF13
VSS
AF16
VSS
AF19
VSS
AF21
VSS
A25
VSS
AF25
VSS
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Eiger
Eiger
Eiger
550Tuesday, April 01, 2008
550Tuesday, April 01, 2008
550Tuesday, April 01, 2008
E
Do Not Stuff
Do Not Stuff TP4
TP4
Do Not Stuff
Do Not Stuff TP2
TP2
TP30
TP30 Do Not Stuff
Do Not Stuff
TP113
TP113 Do Not Stuff
Do Not Stuff TP109
TP109 Do Not Stuff
Do Not Stuff
-1
-1
of
of
of
-1
5
D D
H_SWING routing Trace width and Spacing use 10 / 20 mil
H_SWING Resistors and Capacitors close MCH 500 mil ( MAX )
C C
H_RCOMP routing Trace width and Spacing use 10 / 20 mil
H_SWING
12
C550
C550 SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
R439
R439
24D9R2F-L-GP
24D9R2F-L-GP
1D05V_S0
12
R446
R446 221R2F-2-GP
221R2F-2-GP
12
R442
R442 100R2F-L1-GP-U
100R2F-L1-GP-U
H_RCOMP
Place them near to the chip ( < 0.5")
B B
H_D#[63..0]4
1D05V_S0
1 2
12
4
R453
R453 1KR2F-3-GP
1KR2F-3-GP
R448
R448 2KR2F-3-GP
2KR2F-3-GP
H_D#[63..0]
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
12
C561
C561
3
1 OF 10
U54A
U54A
H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63
H_SWING H_RCOMP
H_CPURST#4,49
H_CPUSLP#4
H_AVREF
F2
H_D#_0
G8
H_D#_1
F8
H_D#_2
E6
H_D#_3
G2
H_D#_4
H6
H_D#_5
H2
H_D#_6
F6
H_D#_7
D4
H_D#_8
H3
H_D#_9
M9
H_D#_10
M11
H_D#_11
J1
H_D#_12
J2
H_D#_13
N12
H_D#_14
J6
H_D#_15
P2
H_D#_16
L2
H_D#_17
R2
H_D#_18
N9
H_D#_19
L6
H_D#_20
M5
H_D#_21
J3
H_D#_22
N2
H_D#_23
R1
H_D#_24
N5
H_D#_25
N6
H_D#_26
P13
H_D#_27
N8
H_D#_28
L7
H_D#_29
N10
H_D#_30
M3
H_D#_31
Y3
H_D#_32
AD14
H_D#_33
Y6
H_D#_34
Y10
H_D#_35
Y12
H_D#_36
Y14
H_D#_37
Y7
H_D#_38
W2
H_D#_39
AA8
H_D#_40
Y9
H_D#_41
AA13
H_D#_42
AA9
H_D#_43
AA11
H_D#_44
AD11
H_D#_45
AD10
H_D#_46
AD13
H_D#_47
AE12
H_D#_48
AE9
H_D#_49
AA2
H_D#_50
AD8
H_D#_51
AA3
H_D#_52
AD3
H_D#_53
AD7
H_D#_54
AE14
H_D#_55
AF3
H_D#_56
AC1
H_D#_57
AE3
H_D#_58
AC3
H_D#_59
AE11
H_D#_60
AE8
H_D#_61
AG2
H_D#_62
AD6
H_D#_63
C5
H_SWING
E3
H_RCOMP
C12
H_CPURST#
E11
H_CPUSLP#
A11
H_AVREF
B11
H_DVREF
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
71.CNTIG.D1U
71.CNTIG.D1U
HOST
HOST
1 OF 10
H_A#_3 H_A#_4 H_A#_5 H_A#_6 H_A#_7 H_A#_8
H_A#_9 H_A#_10 H_A#_11 H_A#_12 H_A#_13 H_A#_14 H_A#_15 H_A#_16 H_A#_17 H_A#_18 H_A#_19 H_A#_20 H_A#_21 H_A#_22 H_A#_23 H_A#_24 H_A#_25 H_A#_26 H_A#_27 H_A#_28 H_A#_29 H_A#_30 H_A#_31 H_A#_32 H_A#_33 H_A#_34 H_A#_35
H_ADS# H_ADSTB#_0 H_ADSTB#_1
H_BNR#
H_BPRI#
H_BREQ#
H_DEFER#
H_DBSY#
HPLL_CLK
HPLL_CLK#
H_DPWR#
H_DRDY#
H_HIT#
H_HITM# H_LOCK# H_TRDY#
H_DINV#_0 H_DINV#_1 H_DINV#_2 H_DINV#_3
H_DSTBN#_0 H_DSTBN#_1 H_DSTBN#_2 H_DSTBN#_3
H_DSTBP#_0 H_DSTBP#_1 H_DSTBP#_2 H_DSTBP#_3
H_REQ#_0 H_REQ#_1
H_REQ#_2 H_REQ#_3
H_REQ#_4
H_RS#_0 H_RS#_1 H_RS#_2
A14 C15 F16 H13 C18 M16 J13 P16 R16 N17 M13 E17 P17 F17 G20 B19 J16 E20 H16 J20 L17 A17 B17 L16 C21 J17 H20 B18 K17 B20 F21 K21 L20
H12 B16 G17 A9 F11 G12 E9 B10 AH7 AH6 J11 F9 H9 E12 H11 C9
J8 L3 Y13 Y1
L10 M7 AA5 AE6
L9 M8 AA6 AE5
B15 K13 F13 B13 B14
B6 F12 C8
H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35
H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3
H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3
H_DSTBP#0 H_DSTBP#1 H_DSTBP#2 H_DSTBP#3
H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4
H_RS#0 H_RS#1 H_RS#2
2
H_A#[35..3]
H_ADS# 4 H_ADSTB#0 4 H_ADSTB#1 4 H_BNR# 4
H_BPRI# 4
H_BREQ#0 4
H_DEFER# 4
H_DBSY# 4
CLK_MCH_BCLK 3 CLK_MCH_BCLK# 3
H_DPWR# 4 H_DRDY# 4 H_HIT# 4 H_HITM# 4
H_LOCK# 4
H_TRDY# 4
H_DINV#[3..0]
H_DSTBN#[3..0]
H_DSTBP#[3..0]
1
H_A#[35..3] 4
H_DINV#[3..0] 4
H_DSTBN#[3..0] 4
H_DSTBP#[3..0] 4
H_REQ#[4..0] 4
H_RS#[2..0] 4
A A
5
http://laptop-motherboard-schematic.blogspot.com/
4
3
2
UMA
UMA
UMA
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
Cantiga (1 of 6)
Cantiga (1 of 6)
Cantiga (1 of 6)
Eiger
Eiger
Eiger
650Tuesday, April 01, 2008
650Tuesday, April 01, 2008
650Tuesday, April 01, 2008
1
of
of
of
-1
-1
-1
5
1D8V_S3
12
R471
R471 1KR2F-3-GP
1KR2F-3-GP
SM_RCOMP_VOH
D D
12
12
R470
R470 3K01R2F-3-GP
3K01R2F-3-GP
R466
R466 1KR2F-3-GP
1KR2F-3-GP
12
C586
C586
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
12
C579
C579
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
12
C587
C587
SC2D2U6D3V3MX-1-G P
SC2D2U6D3V3MX-1-G P
SM_RCOMP_VOL
12
C580
C580
SC2D2U6D3V3MX-1-G P
SC2D2U6D3V3MX-1-G P
layout take note
1D8V_S3
12
R463
R463 80D6R2F-L-GP
80D6R2F-L-GP
M_RCOMPP
M_RCOMPN
12
R460
R460 80D6R2F-L-GP
CFG20
80D6R2F-L-GP
SB
VGATE_PWRGD20,23,42 PWROK20,23
R531
R531
Do Not Stuff
Do Not Stuff
DY
DY
R525
R525
Do Not Stuff
Do Not Stuff
DY
DY
PM_SYNC#20
H_DPRSTP#4,19,42
R187
R187
1 2
Do Not Stuff
Do Not Stuff
PLT_RST1#20,27,28,30,31,32,36,37
C C
3D3V_S0
R175
R175
1 2
Do Not Stuff
Do Not Stuff
DY
DY
SB
PM_THRMTRIP-A#4,19,23,40
B B
Pin Name Strap Description Configuration CFG20 Digital DisplayPort
A A
(SDVO/DP/HDMI) Concurrent with PCIE
PM_DPRSLPVR20,42
Low = Only digital DisplayPort (SDVO/DP/HDMI) or PCIE is operational (default)
High = Digital DisplayPort (SDVO/DP/HDMI) and PCIE are operating simultaneously via the PEG port
CFG6
12
CFG9
12
R186 Do Not Stuff
R186 Do Not Stuff
1 2
DY
DY
R122 100R2J-2-GPR122 100R 2J-2-GP
SC100P50V2JN-3GP
SC100P50V2JN-3GP
CPU_SEL03,4 CPU_SEL13,4 CPU_SEL23,4
CFG20
PM_SYNC# H_DPRSTP#H_DPRSTP#H_DPRSTP# PM_EXTTS#0 PM_EXTTS#1 PWROK_GD RSTIN# PM_THRMTRIP-A# PM_DPRSLPVR
12
12
C155
C155
U54B
U54B
M36
RESERVED#M36
N36
RESERVED#N36
R33
RESERVED#R33
T33
RESERVED#T33
AH9
RESERVED#AH9
AH10
RESERVED#AH10
AH12
RESERVED#AH12
AH13
RESERVED#AH13
K12
RESERVED#K12
AL34
RESERVED#AL34
AK34
RESERVED#AK34
AN35
RESERVED#AN35
AM35
RESERVED#AM35
T24
RESERVED#T24
B31
RESERVED#B31
B2
RESERVED#B2
M1
RESERVED#M1
AY21
RESERVED#AY21
BG23
RESERVED#BG23
BF23
RESERVED#BF23
BH18
RESERVED#BH18
BF18
RESERVED#BF18
T25
CFG_0
R25
CFG_1
P25
CFG_2
P20
CFG_3
P24
CFG_4
C25
CFG_5
N24
CFG_6
M24
CFG_7
E21
CFG_8
C23
CFG_9
C24
CFG_10
N21
CFG_11
P21
CFG_12
T21
CFG_13
R20
CFG_14
M20
CFG_15
L21
CFG_16
H21
CFG_17
P29
CFG_18
R28
CFG_19
T28
CFG_20
R29
PM_SYNC#
B7
PM_DPRSTP#
N33
PM_EXT_TS#_0
P32
PM_EXT_TS#_1
AT40
PWROK
AT11
RSTIN#
T20
THERMTRIP#
R32
DPRSLPVR
BG48
NC#BG48
BF48
NC#BF48
BD48
NC#BD48
BC48
NC#BC48
BH47
NC#BH47
BG47
NC#BG47
BE47
NC#BE47
BH46
NC#BH46
BF46
NC#BF46
BG45
NC#BG45
BH44
NC#BH44
BH43
NC#BH43
BH6
NC#BH6
BH5
NC#BH5
BG4
NC#BG4
BH3
NC#BH3
BF3
NC#BF3
BH2
NC#BH2
BG2
NC#BG2
BE2
NC#BE2
BG1
NC#BG1
BF1
NC#BF1
BD1
NC#BD1
BC1
NC#BC1
F1
NC#F1
A47
NC#A47
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
4
2 OF 10
2 OF 10
AP24
SA_CK_0 SA_CK_1 SB_CK_0 SB_CK_1
SA_CK#_0 SA_CK#_1 SB_CK#_0 SB_CK#_1
SA_CKE_0 SA_CKE_1 SB_CKE_0
RSVD
RSVD
SB_CKE_1
SA_CS#_0 SA_CS#_1 SB_CS#_0 SB_CS#_1
SA_ODT_0 SA_ODT_1 SB_ODT_0 SB_ODT_1
SM_RCOMP
SM_RCOMP#
SM_RCOMP_VOH SM_RCOMP_VOL
SM_VREF
SM_PWROK
SM_REXT
SM_DRAMRST#
DDR CLK/ CONTROL/COMPENSATION
DDR CLK/ CONTROL/COMPENSATION
DPLL_REF_CLK
DPLL_REF_CLK#
DPLL_REF_SSCLK
DPLL_REF_SSCLK#
PEG_CLK
PEG_CLK#
CLK
CLK
DMI_RXN_0 DMI_RXN_1 DMI_RXN_2 DMI_RXN_3
DMI_RXP_0 DMI_RXP_1 DMI_RXP_2 DMI_RXP_3
DMI_TXN_0 DMI_TXN_1
DMI
DMI
GRAPHICS VID
GRAPHICS VID
MEHDA
MEHDA
DDPC_CTRLCLK
DDPC_CTRLDATA
NC
NC
SDVO_CTRLCLK
SDVO_CTRLDATA
MISC
MISC
3D3V_S0
12
DMI_TXN_2 DMI_TXN_3
DMI_TXP_0 DMI_TXP_1 DMI_TXP_2 DMI_TXP_3
GFX_VID_0 GFX_VID_1 GFX_VID_2 GFX_VID_3 GFX_VID_4
GFX_VR_EN
CL_CLK
CL_DATA
CL_PWROK
CL_RST#
CL_VREF
CLKREQ#
ICH_SYNC#
TSATN#
HDA_BCLK HDA_RST#
HDA_SDI
HDA_SDO
HDA_SYNC
CLK_MCH_OE#
CFG
CFG
PM
PM
R524
R524 10KR2J-3-GP
10KR2J-3-GP
M_CLK_DDR0 12
AT21
M_CLK_DDR1 12
AV24
M_CLK_DDR2 13
AU20
M_CLK_DDR3 13
AR24
M_CLK_DDR#0 12
AR21
M_CLK_DDR#1 12
AU24
M_CLK_DDR#2 13
AV20
M_CLK_DDR#3 13
BC28
M_CKE0 12
AY28
M_CKE1 12
AY36
M_CKE2 13
BB36
M_CKE3 13
BA17
M_CS0# 12
AY16
M_CS1# 12
AV16
M_CS2# 13
AR13
M_CS3# 13
BD17
M_ODT0 12
AY17
M_ODT1 12
BF15
M_ODT2 13
AY13
M_ODT3 13
M_RCOMPP
BG22
M_RCOMPN
BH21
SM_RCOMP_VOH
BF28
SM_RCOMP_VOL
BH28
AV42 AR36 BF17 BC36
DDR2 : Leave as NC
B38 A38 E41 F41
F43 E43
AE41 AE37 AE47 AH39
AE40 AE38 AE48 AH40
AE35 AE43 AE46 AH42
AD35 AE44 AF46 AH43
B33 B32 G33 F33 E33
C34
AH37 AH36 AN36 AJ35 AH34
N28 M28 G36 E36 K36 H36
B12
B28 B30 B29 C29 A28
DDR2 : connect to GND
SM_REXT
R456 499R2F-2-GPR456 499R2F-2-GP
TP_SM_DRAMRST#
DREFCLK DREFCLK# DREFSSCLK DREFSSCLK#
CLK_MCH_3GPLL# 3
DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3
DMI_TXP0 DMI_TXP1 DMI_TXP2 DMI_TXP3
DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3
DMI_RXP0 DMI_RXP1 DMI_RXP2 DMI_RXP3
GFX_VID0 GFX_VID1 GFX_VID2 GFX_VID3 GFX_VID4
GFXVR_EN
CLPWROK_MCH
1 2
MCH_CLVREF
For HDMI port C
DY
DY
R605 Do Not Stuff
R605 Do Not Stuff
12
MCH_TSATN#
HDA_BCLK HDA_RST# HDA_SDI
R511 0R 2J-2-GP
R511 0R 2J-2-GP
HDA_SDO HDA_SYNC
1D05V_S0
MCH_TSATN#
GFXVR_EN
1 2
TP76Do Not StuffTP76Do Not Stuff
DREFCLK 3
DREFCLK# 3
DREFSSCLK 3
DREFSSCLK# 3
CLK_MCH_3GPLL 3
DMI_TXN0 20 DMI_TXN1 20 DMI_TXN2 20 DMI_TXN3 20
DMI_TXP0 20 DMI_TXP1 20 DMI_TXP2 20 DMI_TXP3 20
DMI_RXN0 20 DMI_RXN1 20 DMI_RXN2 20 DMI_RXN3 20
DMI_RXP0 20 DMI_RXP1 20 DMI_RXP2 20 DMI_RXP3 20
GFXVR_EN 46
R189
R189 Do Not Stuff
Do Not Stuff
GMCH_HDMI_CLK 18 GMCH_HDMI_DATA 18
CLK_MCH_OE# 3
MCH_ICH_SYNC# 20
TP67 Do Not StuffTP67 Do Not Stuff
RN10
RN10
1 2 3
SRN33J-5-GP-U
SRN33J-5-GP-U
1 2
UMA
UMA
RN8
RN8
2 3 1
SRN33J-5-GP-U
SRN33J-5-GP-U
UMA
UMA
12
R458
R458
56R2J-4-GP
56R2J-4-GP
12
R526
R526 100KR2J-1-GP
100KR2J-1-GP
DDR_VREF_S3
GFX_VID[4..0] 46
CL_CLK0 20
CL_DATA0 20 PWROK 20,23 CL_RST#0 20
3D3V_S0
UMA
UMA
4
4
3
12
C258
C258
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
GMCH_HSYNC17 GMCH_VSYNC17
1D05V_S0
12
C245
C245
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
ACZ_BIT_CLK_R 19 ACZ_RST#_R 19
ACZ_SDIN3 19 ACZ_SDATAOUT_R 19 ACZ_SYNC_R 19
GMCH_DDCCLK17 GMCH_DDCDATA17
R185
R185 1KR2F-3-GP
1KR2F-3-GP
1 2
12
R184
R184 511R2F-2-GP
511R2F-2-GP
FOR Cantiga:500 ohm Teenah: 392 ohm
GMCH_LCDVDD_ON15
R178
R178
UMA
UMA
GMCH_BLUE38
GMCH_GREEN38
GMCH_RED38
2 3 1
RN14
RN14 SRN33J-5-GP-U
SRN33J-5-GP-U
UMA
UMA
SB
L_BKLTCTL15
GMCH_BL_ON36
CLK_DDC_EDID15 DAT_DDC_EDID15
12
0R2J-2-GP
0R2J-2-GP
4
GMCH_LVDS_VREF
L_BKLTCTL GMCH_BL_ON LCTLA_CLK
TP73Do Not StuffTP73Do Not Stuff
LCTLB_DATA
TP75Do Not StuffTP75Do Not Stuff
CLK_DDC_EDID DAT_DDC_EDID
GMCH_LCDVDD _ON
LIBG L_LVBG
TP81Do Not StuffTP81Do Not Stuff
GMCH_TXACLK-15 GMCH_TXACLK+15 GMCH_TXBCLK-15 GMCH_TXBCLK+15
GMCH_TXAOUT0-15 GMCH_TXAOUT1-15 GMCH_TXAOUT2-15
GMCH_TXAOUT0+15 GMCH_TXAOUT1+15 GMCH_TXAOUT2+15
GMCH_TXBOUT0-15 GMCH_TXBOUT1-15 GMCH_TXBOUT2-15
GMCH_TXBOUT0+15 GMCH_TXBOUT1+15 GMCH_TXBOUT2+15
TVA_DAC TVB_DAC TVC_DAC
GMCH_BLUE
GMCH_GREEN
GMCH_RED
GMCH_DDCCLK GMCH_DDCDATA
GMCH_HS GMCH_VS
CRT_IREF
1 2
UMA
UMA
R516 1K02R2F-1-GP
R516 1K02R2F-1-GP
FOR Cantiga: 1.02k_1% ohm Teenah: 1.3k ohm
CRT_IREF routing Trace width use 20 mil
DREFCLK DREFCLK# DREFSSCLK DREFSSCLK#
U54C
U54C
L32
L_BKLT_CTRL
G32
L_BKLT_EN
M32
L_CTRL_CLK
M33
L_CTRL_DATA
K33
L_DDC_CLK
J33
L_DDC_DATA
M29
L_VDD_EN
C44
LVDS_IBG
B43
LVDS_VBG
E37
LVDS_VREFH
E38
LVDS_VREFL
C41
LVDSA_CLK#
C40
LVDSA_CLK
B37
LVDSB_CLK#
A37
LVDSB_CLK
H47
LVDSA_DATA#_0
E46
LVDSA_DATA#_1
G40
LVDSA_DATA#_2
A40
LVDSA_DATA#_3
H48
LVDSA_DATA_0
D45
LVDSA_DATA_1
F40
LVDSA_DATA_2
B40
LVDSA_DATA_3
A41
LVDSB_DATA#_0
H38
LVDSB_DATA#_1
G37
LVDSB_DATA#_2
J37
LVDSB_DATA#_3
B42
LVDSB_DATA_0
G38
LVDSB_DATA_1
F37
LVDSB_DATA_2
K37
LVDSB_DATA_3
F25
TVA_DAC
H25
TVB_DAC
K25
TVC_DAC
H24
TV_RTN
C31
TV_DCONSEL_0
E32
TV_DCONSEL_1
E28
CRT_BLUE
G28
CRT_GREEN
J28
CRT_RED
G29
CRT_IRTN
H32
CRT_DDC_CLK
J32
CRT_DDC_DATA
J29
CRT_HSYNC
E29
CRT_TVO_IREF
L29
CRT_VSYNC
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
RN64
RN64
4 5 3 2 1
Do Not Stuff
Do Not Stuff
DIS
DIS
2
6 7 8
3 OF 10
3 OF 10
PEG_CMP
T37
PEG_COMPI
T36
PEG_COMPO
PEG_RX#_0 PEG_RX#_1 PEG_RX#_2 PEG_RX#_3 PEG_RX#_4 PEG_RX#_5 PEG_RX#_6 PEG_RX#_7 PEG_RX#_8
PEG_RX#_9 PEG_RX#_10 PEG_RX#_11
LVDS
LVDS
PEG_RX#_12 PEG_RX#_13 PEG_RX#_14 PEG_RX#_15
PEG_RX_0 PEG_RX_1 PEG_RX_2 PEG_RX_3 PEG_RX_4 PEG_RX_5 PEG_RX_6 PEG_RX_7 PEG_RX_8
PEG_RX_9 PEG_RX_10 PEG_RX_11 PEG_RX_12 PEG_RX_13 PEG_RX_14 PEG_RX_15
PEG_TX#_0 PEG_TX#_1 PEG_TX#_2 PEG_TX#_3 PEG_TX#_4 PEG_TX#_5
TV VGA
TV VGA
PEG_TX#_6 PEG_TX#_7 PEG_TX#_8 PEG_TX#_9
PEG_TX#_10 PEG_TX#_11 PEG_TX#_12
PCI-EXPRESS GRAPHICS
PCI-EXPRESS GRAPHICS
PEG_TX#_13 PEG_TX#_14 PEG_TX#_15
PEG_TX_0
PEG_TX_1
PEG_TX_2
PEG_TX_3
PEG_TX_4
PEG_TX_5
PEG_TX_6
PEG_TX_7
PEG_TX_8
PEG_TX_9 PEG_TX_10 PEG_TX_11 PEG_TX_12 PEG_TX_13 PEG_TX_14 PEG_TX_15
H44 J46 L44 L40 N41 P48 N44 T43 U43 Y43 Y48 Y36 AA43 AD37 AC47 AD39
H43 J44 L43 L41 N40 P47 N43 T42 U42 Y42 W47 Y37 AA42 AD36 AC48 AD40
J41 M46 M47 M40 M42 R48 N38 T40 U37 U40 Y40 AA46 AA37 AA40 AD43 AC46
J42 L46 M48 M39 M43 R47 N37 T39 U36 U39 Y39 Y46 AA36 AA39 AD42 AD46
GTXN0 GTXN1 GTXN2 GTXN3 GTXN4 GTXN5 GTXN6 GTXN7 GTXN8 GTXN9 GTXN10 GTXN11 GTXN12 GTXN13 GTXN14 GTXN15
GTXP0 GTXP1 GTXP2 GTXP3 GTXP4 GTXP5 GTXP6 GTXP7 GTXP8 GTXP9 GTXP10 GTXP11 GTXP12 GTXP13 GTXP14 GTXP15
PEG_RXN0 PEG_RXN1 PEG_RXN2 PEG_RXN3 PEG_RXN4 PEG_RXN5 PEG_RXN6 PEG_RXN7 PEG_RXN8 PEG_RXN9 PEG_RXN10 PEG_RXN11 PEG_RXN12 PEG_RXN13 PEG_RXN14 PEG_RXN15
PEG_RXP0 PEG_RXP1 PEG_RXP2 PEG_RXP3 PEG_RXP4 PEG_RXP5 PEG_RXP6 PEG_RXP7 PEG_RXP8 PEG_RXP9 PEG_RXP10 PEG_RXP11 PEG_RXP12 PEG_RXP13 PEG_RXP14 PEG_RXP15
TO level shifter
RN83
GMCH_BLUE GMCH_GREEN GMCH_RED
RN83
4 5 3
6
2
7
1
8
SRN150J-1-GP
SRN150J-1-GP
UMA_66.R0036.A8L:DIS
FOR Discrete,change to 0 ohm
66.R0036.A8L
UMA_66.R0036.A8L:DIS
R159
TVA_DAC
TVB_DAC
TVC_DAC
FOR Discrete,change to 0 ohm
63.R0034.1DL
R159
1 2
75R2J-1-GP
75R2J-1-GP
R158
R158
1 2
75R2J-1-GP
75R2J-1-GP
R160
R160
1 2
75R2J-1-GP
75R2J-1-GP
UMA_63.R0034.1DL:DIS
UMA_63.R0034.1DL:DIS
UMA_63.R0034.1DL:DIS
UMA_63.R0034.1DL:DIS
UMA_63.R0034.1DL:DIS
UMA_63.R0034.1DL:DIS
1D05V_S0
12
R166 49D9R2F-GPR166 49D 9R2F-GP
C261 Do Not Stuff
C261 Do Not Stuff
1 2
DIS
DIS
C266 Do Not Stuff
C266 Do Not Stuff
1 2
DIS
DIS
C268 Do Not Stuff
C268 Do Not Stuff
1 2
DIS
DIS
C264 Do Not Stuff
C264 Do Not Stuff
1 2
DIS
DIS
C281 Do Not Stuff
C281 Do Not Stuff
1 2
DIS
DIS
C247 Do Not Stuff
C247 Do Not Stuff
1 2
DIS
DIS
C278 Do Not Stuff
C278 Do Not Stuff
1 2
DIS
DIS
C248 Do Not Stuff
C248 Do Not Stuff
1 2
DIS
DIS
C276 Do Not Stuff
C276 Do Not Stuff
1 2
DIS
DIS
C250 Do Not Stuff
C250 Do Not Stuff
1 2
DIS
DIS
C273 Do Not Stuff
C273 Do Not Stuff
1 2
DIS
DIS
C272 Do Not Stuff
C272 Do Not Stuff
1 2
DIS
DIS
C253 Do Not Stuff
C253 Do Not Stuff
1 2
DIS
DIS
C256 Do Not Stuff
C256 Do Not Stuff
1 2
DIS
DIS
C254 Do Not Stuff
C254 Do Not Stuff
1 2
DIS
DIS
C271 Do Not Stuff
C271 Do Not Stuff
1 2
DIS
DIS
C262 Do Not Stuff
C262 Do Not Stuff
1 2
DIS
DIS
C265 Do Not Stuff
C265 Do Not Stuff
1 2
DIS
DIS
C267 Do Not Stuff
C267 Do Not Stuff
1 2
DIS
DIS
C263 Do Not Stuff
C263 Do Not Stuff
1 2
DIS
DIS
C280 Do Not Stuff
C280 Do Not Stuff
1 2
DIS
DIS
C246 Do Not Stuff
C246 Do Not Stuff
1 2
DIS
DIS
C279 Do Not Stuff
C279 Do Not Stuff
1 2
DIS
DIS
C249 Do Not Stuff
C249 Do Not Stuff
1 2
DIS
DIS
C277 Do Not Stuff
C277 Do Not Stuff
1 2
DIS
DIS
C251 Do Not Stuff
C251 Do Not Stuff
1 2
DIS
DIS
C274 Do Not Stuff
C274 Do Not Stuff
1 2
DIS
DIS
C275 Do Not Stuff
C275 Do Not Stuff
1 2
DIS
DIS
C252 Do Not Stuff
C252 Do Not Stuff
1 2
DIS
DIS
C257 Do Not Stuff
C257 Do Not Stuff
1 2
DIS
DIS
C255 Do Not Stuff
C255 Do Not Stuff
1 2
DIS
DIS
C270 Do Not Stuff
C270 Do Not Stuff
1 2
DIS
DIS
GTXN0 GTXN1 GTXN2 GTXN3
GTXP0 GTXP1 GTXP2 GTXP3
PEG_RXP3
UMA
UMA
1
Close to GMCH as 500 mils.
PEG_RXN[15..0] 30
PEG_RXP[15..0] 30
1 2
1 2
100KR2J-1-GP
100KR2J-1-GP
UMA
UMA
1 2
RN65
RN65
1 2 3 4 5
Do Not Stuff
Do Not Stuff
RN33
RN33
4
SRN10KJ-5-GP
SRN10KJ-5-GP
UMA
UMA
RN55
RN55
4
SRN10KJ-5-GP
SRN10KJ-5-GP
HDMI_DATA2- 18 HDMI_DATA1- 18 HDMI_DATA0- 18 HDMI_CLK- 18
HDMI_DATA2+ 18 HDMI_DATA1+ 18 HDMI_DATA0+ 18 HDMI_CLK+ 18
HDMI_DETECT# 18
UMA
UMA
UMA
UMA
8 7 6
DIS
DIS
3D3V_S0
1 23
1 23
PEG_TXN[15..0] 30
PEG_TXP[15..0] 30
UMA
UMA UMA
UMA UMA
UMA UMA
UMA
UMA
UMA UMA
UMA UMA
UMA UMA
UMA
1 2 1 2 1 2 1 2
1 2 1 2 1 2 1 2
1 2
R176
R176
PEG_TXN0 PEG_TXN1 PEG_TXN2 PEG_TXN3 PEG_TXN4 PEG_TXN5 PEG_TXN6 PEG_TXN7 PEG_TXN8 PEG_TXN9 PEG_TXN10 PEG_TXN11 PEG_TXN12 PEG_TXN13 PEG_TXN14 PEG_TXN15
PEG_TXP0 PEG_TXP1 PEG_TXP2 PEG_TXP3 PEG_TXP4 PEG_TXP5 PEG_TXP6 PEG_TXP7 PEG_TXP8 PEG_TXP9 PEG_TXP10 PEG_TXP11 PEG_TXP12 PEG_TXP13 PEG_TXP14 PEG_TXP15
C646 SCD1U10V 2KX-5GP
C646 SCD1U10V 2KX-5GP C641 SCD1U10V 2KX-5GP
C641 SCD1U10V 2KX-5GP C639 SCD1U10V 2KX-5GP
C639 SCD1U10V 2KX-5GP C643 SCD1U10V 2KX-5GP
C643 SCD1U10V 2KX-5GP
C645 SCD1U10V 2KX-5GP
C645 SCD1U10V 2KX-5GP C642 SCD1U10V 2KX-5GP
C642 SCD1U10V 2KX-5GP C640 SCD1U10V 2KX-5GP
C640 SCD1U10V 2KX-5GP C644 SCD1U10V 2KX-5GP
C644 SCD1U10V 2KX-5GP
0R2J-2-GP
0R2J-2-GP
GMCH_BL_ON
GMCH_LCDVDD _ON
LIBG
R183 2K37R2F-GP
R183 2K37R2F-GP
CRT_IREF
GMCH_HS GMCH_VS
LCTLA_CLK LCTLB_DATA
PM_EXTTS#0 PM_EXTTS#1
R165 100KR2J-1-GP
R165 100KR2J-1-GP
R164
R164
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih, Taipei Hsien 221, Taiw an, R.O.C.
Taipei Hsien 221, Taiw an, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
5
http://laptop-motherboard-schematic.blogspot.com/
4
3
2
Date: Sheet
Taipei Hsien 221, Taiw an, R.O.C.
Cantiga (2 of 6)
Cantiga (2 of 6)
Cantiga (2 of 6)
Eiger
Eiger
Eiger
1
750Tuesday, April 01, 2008
750Tuesday, April 01, 2008
750Tuesday, April 01, 2008
-1
-1
-1
of
of
of
5
U54D
M_A_DQ[63..0]12
D D
C C
B B
M_A_DQ[63..0]
M_A_DQ0 M_A_DQ1 M_A_DQ2 M_A_DQ3 M_A_DQ4 M_A_DQ5 M_A_DQ6 M_A_DQ7 M_A_DQ8 M_A_DQ9 M_A_DQ10 M_A_DQ11 M_A_DQ12 M_A_DQ13 M_A_DQ14 M_A_DQ15 M_A_DQ16 M_A_DQ17 M_A_DQ18 M_A_DQ19 M_A_DQ20 M_A_DQ21 M_A_DQ22 M_A_DQ23 M_A_DQ24 M_A_DQ25 M_A_DQ26 M_A_DQ27 M_A_DQ28 M_A_DQ29 M_A_DQ30 M_A_DQ31 M_A_DQ32 M_A_DQ33 M_A_DQ34 M_A_DQ35 M_A_DQ36 M_A_DQ37 M_A_DQ38 M_A_DQ39 M_A_DQ40 M_A_DQ41 M_A_DQ42 M_A_DQ43 M_A_DQ44 M_A_DQ45 M_A_DQ46 M_A_DQ47 M_A_DQ48 M_A_DQ49 M_A_DQ50 M_A_DQ51 M_A_DQ52 M_A_DQ53 M_A_DQ54 M_A_DQ55 M_A_DQ56 M_A_DQ57 M_A_DQ58 M_A_DQ59 M_A_DQ60 M_A_DQ61 M_A_DQ62 M_A_DQ63
U54D
AJ38
SA_DQ_0
AJ41
SA_DQ_1
AN38
SA_DQ_2
AM38
SA_DQ_3
AJ36
SA_DQ_4
AJ40
SA_DQ_5
AM44
SA_DQ_6
AM42
SA_DQ_7
AN43
SA_DQ_8
AN44
SA_DQ_9
AU40
SA_DQ_10
AT38
SA_DQ_11
AN41
SA_DQ_12
AN39
SA_DQ_13
AU44
SA_DQ_14
AU42
SA_DQ_15
AV39
SA_DQ_16
AY44
SA_DQ_17
BA40
SA_DQ_18
BD43
SA_DQ_19
AV41
SA_DQ_20
AY43
SA_DQ_21
BB41
SA_DQ_22
BC40
SA_DQ_23
AY37
SA_DQ_24
BD38
SA_DQ_25
AV37
SA_DQ_26
AT36
SA_DQ_27
AY38
SA_DQ_28
BB38
SA_DQ_29
AV36
SA_DQ_30
AW36
SA_DQ_31
BD13
SA_DQ_32
AU11
SA_DQ_33
BC11
SA_DQ_34
BA12
SA_DQ_35
AU13
SA_DQ_36
AV13
SA_DQ_37
BD12
SA_DQ_38
BC12
SA_DQ_39
BB9
SA_DQ_40
BA9
SA_DQ_41
AU10
SA_DQ_42
AV9
SA_DQ_43
BA11
SA_DQ_44
BD9
SA_DQ_45
AY8
SA_DQ_46
BA6
SA_DQ_47
AV5
SA_DQ_48
AV7
SA_DQ_49
AT9
SA_DQ_50
AN8
SA_DQ_51
AU5
SA_DQ_52
AU6
SA_DQ_53
AT5
SA_DQ_54
AN10
SA_DQ_55
AM11
SA_DQ_56
AM5
SA_DQ_57
AJ9
SA_DQ_58
AJ8
SA_DQ_59
AN12
SA_DQ_60
AM13
SA_DQ_61
AJ11
SA_DQ_62
AJ12
SA_DQ_63
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
4 OF 10
4 OF 10
SA_BS_0 SA_BS_1 SA_BS_2
SA_RAS# SA_CAS#
SA_WE#
SA_DM_0 SA_DM_1 SA_DM_2 SA_DM_3 SA_DM_4 SA_DM_5 SA_DM_6 SA_DM_7
SA_DQS_0 SA_DQS_1 SA_DQS_2 SA_DQS_3 SA_DQS_4 SA_DQS_5 SA_DQS_6
SA_DQS_7 SA_DQS#_0 SA_DQS#_1 SA_DQS#_2 SA_DQS#_3 SA_DQS#_4 SA_DQS#_5 SA_DQS#_6 SA_DQS#_7
SA_MA_0 SA_MA_1 SA_MA_2 SA_MA_3 SA_MA_4 SA_MA_5 SA_MA_6 SA_MA_7 SA_MA_8
SA_MA_9 SA_MA_10 SA_MA_11 SA_MA_12 SA_MA_13 SA_MA_14
4
BD21 BG18 AT25
BB20 BD20 AY20
AM37 AT41 AY41 AU39 BB12 AY6 AT7 AJ5
AJ44 AT44 BA43 BC37 AW12 BC8 AU8 AM7 AJ43 AT43 BA44 BD37 AY12 BD8 AU9 AM8
BA21 BC24 BG24 BH24 BG25 BA24 BD24 BG27 BF25 AW24 BC21 BG26 BH26 BH17 AY25
M_A_DM0 M_A_DM1 M_A_DM2 M_A_DM3 M_A_DM4 M_A_DM5 M_A_DM6 M_A_DM7
M_A_DQS0 M_A_DQS1 M_A_DQS2 M_A_DQS3 M_A_DQS4 M_A_DQS5 M_A_DQS6
M_A_DQS7 M_A_DQS#0 M_A_DQS#1 M_A_DQS#2 M_A_DQS#3 M_A_DQS#4 M_A_DQS#5 M_A_DQS#6 M_A_DQS#7
M_A_A0 M_A_A1 M_A_A2 M_A_A3 M_A_A4 M_A_A5 M_A_A6 M_A_A7 M_A_A8
M_A_A9 M_A_A10 M_A_A11 M_A_A12 M_A_A13 M_A_A14
M_A_DM[7..0]
M_A_DQS[7..0]
M_A_DQS#[7..0]
M_A_A[14..0]
M_A_BS#0 12 M_A_BS#1 12 M_A_BS#2 12
M_A_RAS# 12 M_A_CAS# 12 M_A_WE# 12
M_A_DM[7..0] 12
M_A_DQS[7..0] 12
M_A_DQS#[7..0] 12
M_A_A[14..0] 12
3
U54E
M_B_DQ[63..0]13
M_B_DQ[63..0]
M_B_DQ0 M_B_DQ1 M_B_DQ2 M_B_DQ3 M_B_DQ4 M_B_DQ5 M_B_DQ6 M_B_DQ7 M_B_DQ8 M_B_DQ9 M_B_DQ10 M_B_DQ11 M_B_DQ12 M_B_DQ13 M_B_DQ14 M_B_DQ15 M_B_DQ16 M_B_DQ17 M_B_DQ18 M_B_DQ19 M_B_DQ20 M_B_DQ21 M_B_DQ22 M_B_DQ23 M_B_DQ24 M_B_DQ25 M_B_DQ26 M_B_DQ27 M_B_DQ28 M_B_DQ29 M_B_DQ30 M_B_DQ31 M_B_DQ32 M_B_DQ33 M_B_DQ34 M_B_DQ35 M_B_DQ36 M_B_DQ37 M_B_DQ38 M_B_DQ39 M_B_DQ40 M_B_DQ41 M_B_DQ42 M_B_DQ43 M_B_DQ44 M_B_DQ45 M_B_DQ46 M_B_DQ47 M_B_DQ48 M_B_DQ49 M_B_DQ50 M_B_DQ51 M_B_DQ52 M_B_DQ53 M_B_DQ54 M_B_DQ55 M_B_DQ56 M_B_DQ57 M_B_DQ58 M_B_DQ59 M_B_DQ60 M_B_DQ61 M_B_DQ62 M_B_DQ63
U54E
AK47
SB_DQ_0
AH46
SB_DQ_1
AP47
SB_DQ_2
AP46
SB_DQ_3
AJ46
SB_DQ_4
AJ48
SB_DQ_5
AM48
SB_DQ_6
AP48
SB_DQ_7
AU47
SB_DQ_8
AU46
SB_DQ_9
BA48
SB_DQ_10
AY48
SB_DQ_11
AT47
SB_DQ_12
AR47
SB_DQ_13
BA47
SB_DQ_14
BC47
SB_DQ_15
BC46
SB_DQ_16
BC44
SB_DQ_17
BG43
SB_DQ_18
BF43
SB_DQ_19
BE45
SB_DQ_20
BC41
SB_DQ_21
BF40
SB_DQ_22
BF41
SB_DQ_23
BG38
SB_DQ_24
BF38
SB_DQ_25
BH35
SB_DQ_26
BG35
SB_DQ_27
BH40
SB_DQ_28
BG39
SB_DQ_29
BG34
SB_DQ_30
BH34
SB_DQ_31
BH14
SB_DQ_32
BG12
SB_DQ_33
BH11
SB_DQ_34
BG8
SB_DQ_35
BH12
SB_DQ_36
BF11
SB_DQ_37
BF8
SB_DQ_38
BG7
SB_DQ_39
BC5
SB_DQ_40
BC6
SB_DQ_41
AY3
SB_DQ_42
AY1
SB_DQ_43
BF6
SB_DQ_44
BF5
SB_DQ_45
BA1
SB_DQ_46
BD3
SB_DQ_47
AV2
SB_DQ_48
AU3
SB_DQ_49
AR3
SB_DQ_50
AN2
SB_DQ_51
AY2
SB_DQ_52
AV1
SB_DQ_53
AP3
SB_DQ_54
AR1
SB_DQ_55
AL1
SB_DQ_56
AL2
SB_DQ_57
AJ1
SB_DQ_58
AH1
SB_DQ_59
AM2
SB_DQ_60
AM3
SB_DQ_61
AH3
SB_DQ_62
AJ3
SB_DQ_63
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
2
5 OF 10
5 OF 10
BC16
SB_BS_0
BB17
SB_BS_1
BB33
SB_BS_2
AU17
SB_RAS#
BG16
SB_CAS#
BF14
SB_WE#
M_B_DM0
AM47
SB_DM_0 SB_DM_1 SB_DM_2 SB_DM_3 SB_DM_4 SB_DM_5 SB_DM_6 SB_DM_7
SB_DQS_0 SB_DQS_1 SB_DQS_2 SB_DQS_3 SB_DQS_4 SB_DQS_5 SB_DQS_6
SB_DQS_7 SB_DQS#_0 SB_DQS#_1 SB_DQS#_2 SB_DQS#_3 SB_DQS#_4 SB_DQS#_5 SB_DQS#_6 SB_DQS#_7
SB_MA_0 SB_MA_1 SB_MA_2 SB_MA_3 SB_MA_4 SB_MA_5 SB_MA_6 SB_MA_7 SB_MA_8
SB_MA_9 SB_MA_10 SB_MA_11 SB_MA_12 SB_MA_13 SB_MA_14
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
AY47 BD40 BF35 BG11 BA3 AP1 AK2
AL47 AV48 BG41 BG37 BH9 BB2 AU1 AN6 AL46 AV47 BH41 BH37 BG9 BC2 AT2 AN5
AV17 BA25 BC25 AU25 AW25 BB28 AU28 AW28 AT33 BD33 BB16 AW33 AY33 BH15 AU33
M_B_DM1 M_B_DM2 M_B_DM3 M_B_DM4 M_B_DM5 M_B_DM6 M_B_DM7
M_B_DQS0 M_B_DQS1 M_B_DQS2 M_B_DQS3 M_B_DQS4 M_B_DQS5 M_B_DQS6 M_B_DQS7 M_B_DQS#0 M_B_DQS#1 M_B_DQS#2 M_B_DQS#3 M_B_DQS#4 M_B_DQS#5 M_B_DQS#6 M_B_DQS#7
M_B_A0 M_B_A1 M_B_A2 M_B_A3 M_B_A4 M_B_A5 M_B_A6 M_B_A7 M_B_A8
M_B_A9 M_B_A10 M_B_A11 M_B_A12 M_B_A13 M_B_A14
M_B_DQS[7..0]
M_B_DQS#[7..0]
M_B_DM[7..0]
M_B_A[14..0]
M_B_RAS# 13 M_B_CAS# 13 M_B_WE# 13
1
M_B_BS#0 13 M_B_BS#1 13 M_B_BS#2 13
M_B_DM[7..0] 13
M_B_DQS[7..0] 13
M_B_DQS#[7..0] 13
M_B_A[14..0] 13
A A
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
5
http://laptop-motherboard-schematic.blogspot.com/
4
3
2
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
Cantiga (3 of 6)
Cantiga (3 of 6)
Cantiga (3 of 6)
Eiger
Eiger
Eiger
850Tuesday, April 01, 2008
850Tuesday, April 01, 2008
850Tuesday, April 01, 2008
1
-1
-1
of
of
of
-1
5
4
3
2
1
W28 V28 W26 V26 W25 V25 W24 V24 W23 V23 AM21 AL21 AK21 W21 V21 U21 AM20 AK20 W20 U20 AM19 AL19 AK19 AJ19 AH19 AG19 AF19 AE19 AB19 AA19 Y19 W19 V19 U19 AM17 AK17 AH17 AG17 AF17 AE17 AC17 AB17 Y17 W17 V17 AM16 AL16 AK16 AJ16 AH16 AG16 AF16 AE16 AC16 AB16 AA16 Y16 W16 V16 U16
AV44 BA37 AM40 AV21 AY5 AM10 BB13
VCC_GFXCORE
SM_LF1_GMCH SM_LF2_GMCH SM_LF3_GMCH SM_LF4_GMCH SM_LF5_GMCH SM_LF6_GMCH SM_LF7_GMCH
12
C563
C563
R161
R161
1 2
Do Not Stuff
Do Not Stuff
DIS
DIS
12
C154
C154
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
Do Not Stuff
Do Not Stuff
79.22719.20L
79.22719.20L
VCC_GFXCORE
12
TC17
TC17
DY
DY
Place CAP where LVDS and DDR2 taps
12
12
C225
C225
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
12
C151
C151
SC10U6D3V5MX-3GP
UMA
UMA
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
UMA
UMA
12
12
12
C505
C505
C522
C522
C157
C157
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
UMA
UMA
UMA
UMA
Place on the Edge Coupling CAP
FOR VCC SM
12
12
C240
C240
C220
C220
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
TC19
TC19
C219
C219
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
Do Not Stuff
Do Not Stuff
77.C3371.10L
77.C3371.10L
DY
DY
12
12
12
C226
C226
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1D05V_S0
C150
C150
C149
C509
C509
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
12
12
12
C215
C215
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
UMA
UMA
C229
C229
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
12
C200
C200
UMA
UMA
12
C230
C230
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
12
C213
C213
C203
UMA
UMA
1D8V_S3
C203
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
UMA
UMA
SC1U10V3ZY-6GP
SC1U10V3ZY-6GP
C149
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
12
12
C503
C503
C502
C502
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
12
12
Coupling CAP 370 mils from the Edge
12
12
C510
C510
C501
C501
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
Coupling CAP
G26
G26
1 2
Do Not Stuff
Do Not Stuff
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
VCC_GMCH_35
AG34 AC34 AB34 AA34
AM33 AK33
AG33
AE33 AC33 AA33
AH28
AC28 AA28
AG26 AE26 AC26 AH25 AG25
AG24
AH23
U54F
U54F
VCC VCC VCC VCC
Y34
VCC
V34
VCC
U34
VCC VCC VCC
AJ33
VCC VCC
AF33
VCC
VCC VCC VCC
Y33
VCC
W33
VCC
V33
VCC
U33
VCC VCC
AF28
AJ26
AF25
AJ23
AF23
T32
VCC CORE
VCC CORE
VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC VCC
VCC
Place on the Edge
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
12
12
12
12
C534
C534
C578
C578
SCD22U10V2KX-1GP
SCD22U10V2KX-1GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD22U10V2KX-1GP
SCD22U10V2KX-1GP
12
C284
C284
C244
C244
C243
C243
SCD47U16V3ZY-3GP
SCD47U16V3ZY-3GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF
POWER
POWER
VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF
VCC NCTF
VCC NCTF
VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF VCC_NCTF
6 OF 10
6 OF 10
AM32 AL32 AK32 AJ32 AH32 AG32 AE32 AC32 AA32 Y32 W32 U32 AM30 AL30 AK30 AH30 AG30 AF30 AE30 AC30 AB30 AA30 Y30 W30 V30 U30 AL29 AK29 AJ29 AH29 AG29 AE29 AC29 AA29 Y29 W29 V29 AL28 AK28 AL26 AK26 AK25 AK24 AK23
1D05V_S0
7 OF 10
1D8V_S3
D D
VCC_GFXCORE
C C
B B
VCC_AXG_SENSE46 VSS_AXG_SENSE46
U54G
U54G
AP33
VCC_SM
AN33
VCC_SM
BH32
VCC_SM
BG32
VCC_SM
BF32
VCC_SM
BD32
VCC_SM
BC32
VCC_SM
BB32
VCC_SM
BA32
VCC_SM
AY32
VCC_SM
AW32
VCC_SM
AV32
VCC_SM
AU32
VCC_SM
AT32
VCC_SM
AR32
VCC_SM
AP32
VCC_SM
AN32
VCC_SM
BH31
VCC_SM
BG31
VCC_SM
BF31
VCC_SM
BG30
VCC_SM
BH29
VCC_SM
BG29
VCC_SM
BF29
VCC_SM
BD29
VCC_SM
BC29
VCC_SM
BB29
VCC_SM
BA29
VCC_SM
AY29
VCC_SM
AW29
VCC_SM
AV29
VCC_SM
AU29
VCC_SM
AT29
VCC_SM
AR29
VCC_SM
AP29
VCC_SM
BA36
VCC_SM/NC
BB24
VCC_SM/NC
BD16
VCC_SM/NC
BB21
VCC_SM/NC
AW16
VCC_SM/NC
AW13
VCC_SM/NC
AT13
VCC_SM/NC
Y26
VCC_AXG
AE25
VCC_AXG
AB25
VCC_AXG
AA25
VCC_AXG
AE24
VCC_AXG
AC24
VCC_AXG
AA24
VCC_AXG
Y24
VCC_AXG
AE23
VCC_AXG
AC23
VCC_AXG
AB23
VCC_AXG
AA23
VCC_AXG
AJ21
VCC_AXG
AG21
VCC_AXG
AE21
VCC_AXG
AC21
VCC_AXG
AA21
VCC_AXG
Y21
VCC_AXG
AH20
VCC_AXG
AF20
VCC_AXG
AE20
VCC_AXG
AC20
VCC_AXG
AB20
VCC_AXG
AA20
VCC_AXG
T17
VCC_AXG
T16
VCC_AXG
AM15
VCC_AXG
AL15
VCC_AXG
AE15
VCC_AXG
AJ15
VCC_AXG
AH15
VCC_AXG
AG15
VCC_AXG
AF15
VCC_AXG
AB15
VCC_AXG
AA15
VCC_AXG
Y15
VCC_AXG
V15
VCC_AXG
U15
VCC_AXG
AN14
VCC_AXG
AM14
VCC_AXG
U14
VCC_AXG
T14
VCC_AXG
AJ14
VCC_AXG_SENSE
AH14
VSS_AXG_SENSE
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
POWER
POWER
VCC SMVCC GFX
VCC SMVCC GFX
7 OF 10
VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF
VCC GFX NCTF
VCC GFX NCTF
VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF VCC_AXG_NCTF
VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF VCC_SM_LF
VCC SM LF
VCC SM LF
place near Cantiga
A A
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih, Taipei Hsien 221, Taiw an, R.O.C.
Taipei Hsien 221, Taiw an, R.O.C.
Title
Title
Title
Size Document Numb er Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
5
http://laptop-motherboard-schematic.blogspot.com/
4
3
2
Date: Sheet
Taipei Hsien 221, Taiw an, R.O.C.
Cantiga (4 of 6)
Cantiga (4 of 6)
Cantiga (4 of 6)
Eiger
Eiger
Eiger
1
950Tuesday, April 01, 2008
950Tuesday, April 01, 2008
950Tuesday, April 01, 2008
-1
-1
-1
of
of
of
5
5V_S0
12
D D
UMA
UMA
1D05V_S0
RN78
RN78
6 7 8
SRN0J-11-GP
SRN0J-11-GP
UMA
UMA
1D05V_S0
C C
12
R433
R433 Do Not Stuff
Do Not Stuff
1 2
FCM1608KF-1-GP
FCM1608KF-1-GP
68.00217.161
68.00217.161
120ohm 100MHz
1 2
FCM1608KF-1-GP
FCM1608KF-1-GP
68.00217.161
68.00217.161
120ohm 100MHz
1D05V_S0
L18
L18
B B
1 2
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
68.00217.521
68.00217.521
68.00084.A81
68.00084.A81
220ohm 100MHz
1D5V_S0
R483
R483
Do Not Stuff
Do Not Stuff
L2
L2
1 2
HCB1608K-181T20GP
HCB1608K-181T20GP
68.00214.101
68.00214.101
180ohm 100MHz
A A
Imax = 300 mA
1 2
BC1
BC1
SC1U16V3ZY-GP
SC1U16V3ZY-GP
45 3
C260
C260
2 1
C285
C285
1D05V_SUS_MCH_PLL2
L14
L14
L13
L13
12
68.00206.041
68.00206.041
U55
U55
VIN
VOUT GND EN/EN#3NC#4
G909-330T1U-GP
G909-330T1U-GP
74.00909.03F
74.00909.03F
74.09198.G7F
74.09198.G7F UMA
UMA
12
C259
C259
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
UMA
UMA
12
C282
C282
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
UMA
UMA
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
12
C529
C529
12
Do Not Stuff
Do Not Stuff
DY
DY
C528
C528
3D3V_S0_DAC
5
4
12
BC2
BC2
SC1U16V3ZY-GP
SC1U16V3ZY-GP
UMA
UMA
65mA
M_VCCA_DPLLAM_VCCA_DPLLA
12
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
UMA
UMA
65mA
M_VCCA_DPLLB
12
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
UMA
UMA
24mA
M_VCCA_HPLL
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
12
C530
C530
139.2mA
M_VCCA_MPLL
12
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C535
C535
50mA
1D05V_RUN_PEGPLL
12
C637
C637
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
58.7mA
1D5VRUN_TVDAC
12
C210
C210
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D5VRUN_QDAC
12
12
C221
C221
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
UMA
UMA
4
1
R163
R163 Do Not Stuff
Do Not Stuff
DY
DY
12
C241
C241 SC22U16V0KX-1GP
SC22U16V0KX-1GP
3D3V_S0_DAC
RN15
RN15 Do Not Stuff
Do Not Stuff
DIS
DIS
2 3
3D3V_S0_DAC
0R3-0-U-GP
0R3-0-U-GP
R497
R497
12
0R3-0-U-GP
0R3-0-U-GP
UMA
UMA
1D5V_S0
1 2
1D05V_S0
R153
R153
1 2
Do Not Stuff
Do Not Stuff
1D05V_S0
1 2
Do Not Stuff
Do Not Stuff
3D3V_S0_DAC
L1
L1
1 2
HCB1608K-181T20GP
HCB1608K-181T20GP
68.00214.101
68.00214.101
68.00206.041
68.00206.041
180ohm 100MHz
1D5V_S0
R180
R180
1 2
0R2J-2-GP
0R2J-2-GP
UMA
UMA
1D05V_SUS_MCH_PLL2
C710
C710 SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
R162
R162
UMA
UMA
UMA
UMA
R154
R154
R478 Do Not Stuff
R478 Do Not Stuff
SB
5
http://laptop-motherboard-schematic.blogspot.com/
12
UMA
UMA
5mA
12
C613
C613
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
R196
R196
Do Not Stuff
Do Not Stuff
480mA
C153
C153
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
12
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
UMA
UMA
DIS
DIS
12
12
C628
C628
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
12
1D8V_S3
60.3mA
4
12
C612
C612
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
UMA
UMA
1D8V_TXLVDS_S3
C288
C288
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
C159
C159
C187
C187
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
12
12
DY
DY
12
12
C204
C204
C211
C211
DY
DY
C609
C609
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
UMA
UMA
1 2
157.2mA
C163
C163
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
R168
R168
0R3-0-U-GP
0R3-0-U-GP
UMA
UMA
4
12
C218
C218
4
RN16
RN16 Do Not Stuff
Do Not Stuff
DIS
DIS
1
2 3
12
UMA
UMA
12
C283
C283 Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
12
UMA
UMA
R520
R520 Do Not Stuff
Do Not Stuff
DIS
DIS
12
3D3V_CRTDAC_S0
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
M_VCCA_DAC_BG
M_VCCA_DPLLA
M_VCCA_DPLLB
M_VCCA_HPLL
M_VCCA_MPLL
VCCA_PEG_BG
DY
DY
1D05V_RUN_PEGPLL 1D05V_SM
C181
C181
SC1U10V3KX-3GP
SC1U10V3KX-3GP
12
24mA
1D05V_SM_CK
C208
SCD1U10V2KX-4GP
C208
SCD1U10V2KX-4GP
12
3D3VTVDAC
12
C607
C607
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
UMA
UMA
50mA
VCC_HDAVCC_HDAVCC_HDAVCC_HDAVCC_HDAVCC_HDAVCC_HDAVCC_HDA
1D5VRUN_TVDAC
1D5VRUN_QDAC
1D05V_RUN_PEGPLL
12
C242
C242
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D8V_SUS_DLVDS
12
C620
C620
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
UMA
UMA
13.2mA
C192
C192
SC1U10V3KX-3GP
SC1U10V3KX-3GP
12
79mA
12
C621
C621
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
UMA
UMA
1 2
B27 A26
A25 B25
F47
L48
AD1
AE1
J48
J47
AD48
AA48
AR20 AP20 AN20 AR17 AP17 AN17 AT16 AR16 AP16
AP28 AN28 AP25 AN25 AN24 AM28 AM26 AM25 AL25 AM24 AL24 AM23 AL23
B24 A24
A32
M25
L28
AF1
AA47
M38
L37
R169
R169 Do Not Stuff
Do Not Stuff
DIS
DIS
3
U54H
U54H
VCCA_CRT_DAC VCCA_CRT_DAC
VCCA_DAC_BG VSSA_DAC_BG
VCCA_DPLLA
VCCA_DPLLB
VCCA_HPLL
VCCA_MPLL
VCCA_LVDS
VSSA_LVDS
VCCA_PEG_BG
VCCA_PEG_PLL
VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM VCCA_SM
VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF VCCA_SM_CK_NCTF
VCCA_TV_DAC VCCA_TV_DAC
VCC_HDA
VCCD_TVDAC
VCCD_QDAC
VCCD_HPLL
VCCD_PEG_PLL
VCCD_LVDS VCCD_LVDS
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
3
CRTPLLA PEGA SM
CRTPLLA PEGA SM
A LVDS
A LVDS
POWER
POWER
A CK
A CK
TV
TV
HDA
HDA
D TV/CRT
D TV/CRT
LVDS
LVDS
AXF
AXF
VCC_SM_CK VCC_SM_CK VCC_SM_CK VCC_SM_CK
SM CK
SM CK
VCC_TX_LVDS
HV
HV
PEG
PEG
DMI
DMI
VTTLF
VTTLF
8 OF 10
8 OF 10
VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT
VTT
VTT
VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT
VCC_AXF VCC_AXF VCC_AXF
VCC_HV VCC_HV VCC_HV
VCC_PEG VCC_PEG VCC_PEG VCC_PEG VCC_PEG
VCC_DMI VCC_DMI VCC_DMI VCC_DMI
VTTLF VTTLF VTTLF
U13 T13 U12 T12 U11 T11 U10 T10 U9 T9 U8 T8 U7 T7 U6 T6 U5 T5 V3 U3 V2 U2 T2 V1 U1
B22 B21 A21
BF21 BH20 BG20 BF20
K47
C35 B35 A35
V48 U48 V47 U47 U46
AH48 AF48 AH47 AG47
A8 L1 AB2
106mA
1782mA
456mA
VTTLF1 VTTLF2 VTTLF3
1
1
2
2
2
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
C236
C236
C228
C228
12
12
C199
C199
12
3D3V_HV_S0
C537
C537
12
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
C162
C162
C531
C531
1
1
2
2
2
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1
1
2
2
C232
C232
C227
C227
12
12
1D05V_S0
322mA
C572
SC10U6D3V5MX-3GP
C572
SC10U6D3V5MX-3GP
12
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C194
C194
12
1D8V_TXLVDS_S3
C269
SC1KP50V2KX-1GP
C269
SC1KP50V2KX-1GP
12
C238
C238
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C239
C239
12
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
C167
C167
1
1D05V_S0
Do Not Stuff
Do Not Stuff
C161
C161
12
DY
DY
R151
R151
1 2
Do Not Stuff
Do Not Stuff
12
12
12
UMA
UMA
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
C520
C520
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
C527
C527
12
Cantiga (5 of 6)
Cantiga (5 of 6)
Cantiga (5 of 6)
Eiger
Eiger
Eiger
3D3V_S0 3D3V_HV_S0
R529
R529
10R2J-2-GP
10R2J-2-GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
UMA
UMA
R198 0R3-0-U-GP
R198 0R3-0-U-GP
R194
R194 Do Not Stuff
Do Not Stuff
DIS
DIS
1D05V_S0
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
12
1D8V_S31D8V_SUS_SM_CK
1 2
C184
C184
12
1D8V_S3
1
R528
R528
Do Not Stuff
Do Not Stuff
10 50Tuesday, April 01, 2008
10 50Tuesday, April 01, 2008
10 50Tuesday, April 01, 2008
12
of
of
of
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
C164
C164
1
1
2
2
D28
D28
1
2
BAT54-5-GP
BAT54-5-GP
852mA73mA
1D05V_HV_S0
3
83.00054.Z81
83.00054.Z81
1D05V_S0
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
200mA
119mA
C286
SC1U10V3KX-3GP
C286
SC1U10V3KX-3GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C515
C515
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
C216
C216
12
1D8V_SUS_SM_CK_RC
1 2
R152 1R2F-GPR152 1R2F-GP
12
UMA
UMA
1D05V_S0
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
12
C635
C635
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
-1
-1
-1
5
U54I
U54I
AU48
VSS
AR48
VSS
AL48
VSS
BB47
VSS
AW47
VSS
AN47
VSS
AJ47
VSS
D D
C C
B B
A A
5
AF47
VSS
AD47
VSS
AB47
VSS
Y47
VSS
T47
VSS
N47
VSS
L47
VSS
G47
VSS
BD46
VSS
BA46
VSS
AY46
VSS
AV46
VSS
AR46
VSS
AM46
VSS
V46
VSS
R46
VSS
P46
VSS
H46
VSS
F46
VSS
BF44
VSS
AH44
VSS
AD44
VSS
AA44
VSS
Y44
VSS
U44
VSS
T44
VSS
M44
VSS
F44
VSS
BC43
VSS
AV43
VSS
AU43
VSS
AM43
VSS
J43
VSS
C43
VSS
BG42
VSS
AY42
VSS
AT42
VSS
AN42
VSS
AJ42
VSS
AE42
VSS
N42
VSS
L42
VSS
BD41
VSS
AU41
VSS
AM41
VSS
AH41
VSS
AD41
VSS
AA41
VSS
Y41
VSS
U41
VSS
T41
VSS
M41
VSS
G41
VSS
B41
VSS
BG40
VSS
BB40
VSS
AV40
VSS
AN40
VSS
H40
VSS
E40
VSS
AT39
VSS
AM39
VSS
AJ39
VSS
AE39
VSS
N39
VSS
L39
VSS
B39
VSS
BH38
VSS
BC38
VSS
BA38
VSS
AU38
VSS
AH38
VSS
AD38
VSS
AA38
VSS
Y38
VSS
U38
VSS
T38
VSS
J38
VSS
F38
VSS
C38
VSS
BF37
VSS
BB37
VSS
AW37
VSS
AT37
VSS
AN37
VSS
AJ37
VSS
H37
VSS
C37
VSS
BG36
VSS
BD36
VSS
AK15
VSS
AU36
VSS
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
VSS
VSS
http://laptop-motherboard-schematic.blogspot.com/
4
9 OF 10
9 OF 10
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
4
AM36 AE36 P36 L36 J36 F36 B36 AH35 AA35 Y35 U35 T35 BF34 AM34 AJ34 AF34 AE34 W34 B34 A34 BG33 BC33 BA33 AV33 AR33 AL33 AH33 AB33 P33 L33 H33 N32 K32 F32 C32 A31 AN29 T29 N29 K29 H29 F29 A29 BG28 BD28 BA28 AV28 AT28 AR28 AJ28 AG28 AE28 AB28 Y28 P28 K28 H28 F28 C28 BF26 AH26 AF26 AB26 AA26 C26 B26 BH25 BD25 BB25 AV25 AR25 AJ25 AC25 Y25 N25 L25 J25 G25 E25 BF24 AD12 AY24 AT24 AJ24 AH24 AF24 AB24 R24 L24 K24 J24 G24 F24 E24 BH23 AG23 Y23 B23 A23 AJ6
3
U54J
U54J
BG21
VSS
L12
VSS
AW21
VSS
AU21
VSS
AP21
VSS
AN21
VSS
AH21
VSS
AF21
VSS
AB21
VSS
R21
VSS
M21
VSS
J21
VSS
G21
VSS
BC20
VSS
BA20
VSS
AW20
VSS
AT20
VSS
AJ20
VSS
AG20
VSS
Y20
VSS
N20
VSS
K20
VSS
F20
VSS
C20
VSS
A20
VSS
BG19
VSS
A18
VSS
BG17
VSS
BC17
VSS
AW17
VSS
AT17
VSS
R17 M17 H17 C17
BA16
AU16 AN16
N16 K16 G16
E16 BG15 AC15
W15
A15 BG14 AA14
C14 BG13 BC13 BA13
AN13
AJ13
AE13
N13
L13 G13 E13
BF12
AV12
AT12
AM12
AA12
J12 A12
BD11 BB11 AY11 AN11 AH11
Y11 N11 G11 C11
BG10 AV10
AT10
AJ10 AE10 AA10
M10 BF9 BC9 AN9
AM9
AD9
G9
B9 BH8 BB8 AV8 AT8
3
VSS
VSS
VSS VSS VSS VSS
VSS
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
NCTF TEST PIN:
A3,C1,A48,BH1,BH48
NCTF TEST PIN:
A3,C1,A48,BH1,BH48
VSS SCB
VSS SCB
VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF VSS_NCTF
VSS NCTF
VSS NCTF
VSS_NCTF VSS_NCTF
NCTF_VSS_SCB#BH48
NCTF_VSS_SCB#BH1
NCTF_VSS_SCB#A48
NCTF_VSS_SCB#C1 NCTF_VSS_SCB#A3
NC
NC
10 OF 10
10 OF 10
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS
VSS VSS VSS VSS
NC#E1 NC#D2 NC#C3 NC#B4 NC#A5
NC#A6 NC#A43 NC#A44 NC#B45 NC#C46 NC#D47 NC#B47 NC#A46
NC#F48 NC#E48 NC#C48 NC#B48
2
AH8 Y8 L8 E8 B8 AY7 AU7 AN7 AJ7 AE7 AA7 N7 J7 BG6 BD6 AV6 AT6 AM6 M6 C6 BA5 AH5 AD5 Y5 L5 J5 H5 F5 BE4
BC3 AV3 AL3 R3 P3 F3 BA2 AW2 AU2 AR2 AP2 AJ2 AH2 AF2 AE2 AD2 AC2 Y2 M2 K2 AM1 AA1 P1 H1
U24 U28 U25 U29
AF32 AB32 V32 AJ30 AM29 AF29 AB29 U26 U23 AL20 V20 AC19 AL17 AJ17 AA17 U17
BH48 BH1 A48 C1 A3
E1 D2 C3 B4 A5 A6 A43 A44 B45 C46 D47 B47 A46 F48 E48 C48 B48
2
1
TP149 Do Not StuffTP149 Do Not Stuff TP121 Do Not StuffTP121 Do Not Stuff TP150 Do Not StuffTP150 Do Not Stuff TP122 Do Not StuffTP122 Do Not Stuff TP123 Do Not StuffTP123 Do Not Stuff
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
Cantiga (6 of 6)
Cantiga (6 of 6)
Cantiga (6 of 6)
Eiger
Eiger
Eiger
11 50Tuesday, April 01, 2008
11 50Tuesday, April 01, 2008
11 50Tuesday, April 01, 2008
1
of
of
of
-1
-1
-1
A
4 4
3 3
DDR_VREF_S3
8 7 6
SRN56J-5-GP
SRN56J-5-GP
8 7 6
SRN56J-5-GP
SRN56J-5-GP
8 7 6
SRN56J-5-GP
SRN56J-5-GP
8 7 6
SRN56J-5-GP
SRN56J-5-GP
8 7 6
SRN56J-5-GP
SRN56J-5-GP
8 7 6
SRN56J-5-GP
SRN56J-5-GP
8 7 6
SRN56J-5-GP
SRN56J-5-GP
RN32
RN32
RN22
RN22
RN26
RN26
RN19
RN19
RN28
RN28
RN30
RN30
RN23
RN23
PARALLEL TERMINATION
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
M_A_A12 M_CKE0 M_A_BS#2 M_A_A8
M_A_A13 M_ODT0 M_CS0# M_A_RAS#
M_A_BS#1 M_A_A0 M_A_A2 M_A_A4
M_A_CAS#
M_ODT1 M_CS1#
M_A_A9 M_A_A14 M_A_A5 M_A_A3
M_A_A6 M_A_A7 M_A_A11 M_CKE1
M_A_BS#0 M_A_A1 M_A_A10 M_A_WE#
Put decap near power(0.9V) and pull-up resistor
Decoupling Capacitor
DDR_VREF_S3
2 2
Put decap near power(0.9V) and pull-up resistor
12
12
C198
C198
C189
C189
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
12
C209
C209
C172
C172
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Do Not Stuff
Do Not Stuff
DY
DY
C234
C234
C237
C237
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
DY
DY
DY
DY
12
12
C179
C179
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
12
C178
C178
C217
C217
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
12
12
12
B
M_A_A[14..0]8
Do Not Stuff
Do Not Stuff
TP72
TP72
12
12
C182
C182
C171
C171
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
M_A_BS#28
M_A_BS#08 M_A_BS#18
M_A_DQ[63..0]8
M_A_DQS#[7..0]8
M_A_DQS[7..0]8
DDR_VREF_S3_1
C289
C289
DY
DY
Do Not Stuff
Do Not Stuff
C
DM2
M_A_A0 M_A_A1 M_A_A2 M_A_A3 M_A_A4 M_A_A5 M_A_A6 M_A_A7 M_A_A8 M_A_A9 M_A_A10 M_A_A11 M_A_A12 M_A_A13 M_A_A14 M_A_A15
M_A_DQ0 M_A_DQ1 M_A_DQ2 M_A_DQ3 M_A_DQ4 M_A_DQ5 M_A_DQ6 M_A_DQ7 M_A_DQ8 M_A_DQ9 M_A_DQ10 M_A_DQ11 M_A_DQ12 M_A_DQ13 M_A_DQ14 M_A_DQ15 M_A_DQ16 M_A_DQ17 M_A_DQ18 M_A_DQ19 M_A_DQ20 M_A_DQ21 M_A_DQ22 M_A_DQ23 M_A_DQ24 M_A_DQ25 M_A_DQ26 M_A_DQ27 M_A_DQ28 M_A_DQ29 M_A_DQ30 M_A_DQ31 M_A_DQ32 M_A_DQ33 M_A_DQ34 M_A_DQ35 M_A_DQ36 M_A_DQ37 M_A_DQ38 M_A_DQ39 M_A_DQ40 M_A_DQ41 M_A_DQ42 M_A_DQ43 M_A_DQ44 M_A_DQ45 M_A_DQ46 M_A_DQ47 M_A_DQ48 M_A_DQ49 M_A_DQ50 M_A_DQ51 M_A_DQ52 M_A_DQ53 M_A_DQ54 M_A_DQ55 M_A_DQ56 M_A_DQ57 M_A_DQ58 M_A_DQ59 M_A_DQ60 M_A_DQ61 M_A_DQ62 M_A_DQ63
M_A_DQS#0 M_A_DQS#1 M_A_DQS#2 M_A_DQS#3 M_A_DQS#4 M_A_DQS#5 M_A_DQS#6 M_A_DQS#7
M_A_DQS0 M_A_DQS1 M_A_DQS2 M_A_DQS3 M_A_DQS4 M_A_DQS5 M_A_DQS6 M_A_DQS7
M_ODT07 M_ODT17
12
12
C290
C290
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DM2
102
A0
101
A1
100
A2
99
A3
98
A4
97
A5
94
A6
92
A7
93
A8
91
A9
105
A10/AP
90
A11
89
A12
116
A13
86
A14
84
A15
85
A16/BA2
107
BA0
106
BA1
5
DQ0
7
DQ1
17
DQ2
19
DQ3
4
DQ4
6
DQ5
14
DQ6
16
DQ7
23
DQ8
25
DQ9
35
DQ10
37
DQ11
20
DQ12
22
DQ13
36
DQ14
38
DQ15
43
DQ16
45
DQ17
55
DQ18
57
DQ19
44
DQ20
46
DQ21
56
DQ22
58
DQ23
61
DQ24
63
DQ25
73
DQ26
75
DQ27
62
DQ28
64
DQ29
74
DQ30
76
DQ31
123
DQ32
125
DQ33
135
DQ34
137
DQ35
124
DQ36
126
DQ37
134
DQ38
136
DQ39
141
DQ40
143
DQ41
151
DQ42
153
DQ43
140
DQ44
142
DQ45
152
DQ46
154
DQ47
157
DQ48
159
DQ49
173
DQ50
175
DQ51
158
DQ52
160
DQ53
174
DQ54
176
DQ55
179
DQ56
181
DQ57
189
DQ58
191
DQ59
180
DQ60
182
DQ61
192
DQ62
194
DQ63
11
/DQS0
29
/DQS1
49
/DQS2
68
/DQS3
129
/DQS4
146
/DQS5
167
/DQS6
186
/DQS7
13
DQS0
31
DQS1
51
DQS2
70
DQS3
131
DQS4
148
DQS5
169
DQS6
188
DQS7
114
ODT0
119
ODT1
1
VREF
2
VSS
202
GND
SKT-SODIMM20022U2GP
SKT-SODIMM20022U2GP
62.10017.691
62.10017.691
62.10017.911
62.10017.911
High 5.2mm
108
/RAS
109
/WE
113
/CAS
110
/CS0
115
/CS1
79
CKE0
80
CKE1
30
CK0
32
/CK0
164
CK1
166
/CK1
M_A_DM0
10
DM0
M_A_DM1
26
DM1
M_A_DM2
52
DM2
M_A_DM3
67
DM3
M_A_DM4
130
DM4
M_A_DM5
147
DM5
M_A_DM6
170
DM6
M_A_DM7
185
DM7
195
SDA
197
SCL
199
VDDSPD
198
SA0
200
SA1
50
NC#50
69
NC#69
83
NC#83
120
NC#120
163
NC#163/TEST
81
VDD
82
VDD
87
VDD
88
VDD
95
VDD
96
VDD
103
VDD
104
VDD
111
VDD
112
VDD
117
VDD
118
VDD
3
VSS
8
VSS
9
VSS
12
VSS
15
VSS
18
VSS
21
VSS
24
VSS
27
VSS
28
VSS
33
VSS
34
VSS
39
VSS
40
VSS
41
VSS
42
VSS
47
VSS
48
VSS
53
VSS
54
VSS
59
REVERSE TYPE
VSS
60
VSS
65
VSS
66
VSS
71
VSS
72
VSS
77
VSS
78
VSS
121
VSS
122
VSS
127
VSS
128
VSS
132
VSS
133
VSS
138
VSS
139
VSS
144
VSS
145
VSS
149
VSS
150
VSS
155
VSS
156
VSS
161
VSS
162
VSS
165
VSS
168
VSS
171
VSS
172
VSS
177
VSS
178
VSS
183
VSS
184
VSS
187
VSS
190
VSS
193
VSS
196
VSS
201
GND
M_A_RAS# 8 M_A_WE# 8 M_A_CAS# 8
M_CS0# 7 M_CS1# 7
M_CKE0 7 M_CKE1 7
M_CLK_DDR0 7 M_CLK_DDR#0 7
M_CLK_DDR1 7 M_CLK_DDR#1 7
SMBD_ICH 3,13,22 SMBC_ICH 3,13,22
Do Not Stuff
Do Not Stuff
1D8V_S3
M_A_DM[7..0] 8
C145
C145
12
DY
DY
D
3D3V_S0
1D8V_S3
DY
DY
Place these Caps near DM1
12
12
C231
C231
C196
C196
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
12
12
C214
C214
C205
C205
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
DY
DY
12
C186
C186
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
12
C173
C173
Do Not Stuff
Do Not Stuff
DY
DY
DY
DY
12
12
C224
C224
C177
C177
12
C175
C175
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
Do Not Stuff
Do Not Stuff
E
1 1
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih, Taipei Hsien 221, Taiw an, R.O.C.
Taipei Hsien 221, Taiw an, R.O.C.
Title
Title
Title
Size Document Numb er Rev
Size Document Numb er Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
A
http://laptop-motherboard-schematic.blogspot.com/
B
C
D
Date: Sheet
Taipei Hsien 221, Taiw an, R.O.C.
DDR2 Socket 0 (DM1)
DDR2 Socket 0 (DM1)
DDR2 Socket 0 (DM1)
Eiger
Eiger
Eiger
E
of
12 50Tuesday, April 01, 2008
12 50Tuesday, April 01, 2008
12 50Tuesday, April 01, 2008
-1
-1
-1
A
4 4
3 3
2 2
DDR_VREF_S3
DDR_VREF_S3
12
C185
C185
RN27
RN27
8 7 6
SRN56J-5-GP
SRN56J-5-GP
RN31
RN31
8 7 6
SRN56J-5-GP
SRN56J-5-GP
RN24
RN24
8 7 6
SRN56J-5-GP
SRN56J-5-GP
RN21
RN21
8 7 6
SRN56J-5-GP
SRN56J-5-GP
RN25
RN25
8 7 6
SRN56J-5-GP
SRN56J-5-GP
RN29
RN29
8 7 6
SRN56J-5-GP
SRN56J-5-GP
RN20
RN20
8 7 6
SRN56J-5-GP
SRN56J-5-GP
Decoupling Capacitor
Put decap near power(0.9V) and pull-up resistor
12
12
C207
C207
C188
C188
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Do Not Stuff
Do Not Stuff
DY
DY
DY
DY
PARALLEL TERMINATION
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
1 2 3 45
M_B_A8 M_B_A9 M_B_A5
M_CKE3 M_B_A12 M_B_BS#2 M_CKE2
M_B_A3 M_B_A1 M_B_A10 M_B_WE#
M_B_A13 M_ODT2 M_ODT3 M_B_RAS#
M_B_BS#1 M_B_A2 M_B_A0 M_B_A4
M_B_A14 M_B_A11 M_B_A7 M_B_A6
M_B_BS#0 M_B_CAS# M_CS3# M_CS2#
Do Not Stuff
Do Not Stuff
Put decap near power(0.9V) and pull-up resistor
12
12
C201
C201
Do Not Stuff
Do Not Stuff
DY
DY
12
C195
C195
C193
C193
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
Do Not Stuff
Do Not Stuff
12
C235
C235
B
M_B_A[14..0]8
Do Not Stuff
Do Not Stuff
TP70
TP70
12
12
12
C176
C176
C223
C223
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
12
C190
C190
C206
C206
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
M_B_BS#28
M_B_BS#08 M_B_BS#18
M_B_DQ[63..0]8
M_B_DQS#[7..0]8
M_B_DQS[7..0]8
DDR_VREF_S3_1
C291
C291
C
DM1
M_B_A0 M_B_A1 M_B_A2 M_B_A3 M_B_A4 M_B_A5 M_B_A6 M_B_A7 M_B_A8 M_B_A9 M_B_A10 M_B_A11 M_B_A12 M_B_A13 M_B_A14 M_B_A15
M_B_DQ0 M_B_DQ1 M_B_DQ2 M_B_DQ3 M_B_DQ4 M_B_DQ5 M_B_DQ6 M_B_DQ7 M_B_DQ8 M_B_DQ9 M_B_DQ10 M_B_DQ11 M_B_DQ12 M_B_DQ13 M_B_DQ14 M_B_DQ15 M_B_DQ16 M_B_DQ17 M_B_DQ18 M_B_DQ19 M_B_DQ20 M_B_DQ21 M_B_DQ22 M_B_DQ23 M_B_DQ24 M_B_DQ25 M_B_DQ26 M_B_DQ27 M_B_DQ28 M_B_DQ29 M_B_DQ30 M_B_DQ31 M_B_DQ32 M_B_DQ33 M_B_DQ34 M_B_DQ35 M_B_DQ36 M_B_DQ37 M_B_DQ38 M_B_DQ39 M_B_DQ40 M_B_DQ41 M_B_DQ42 M_B_DQ43 M_B_DQ44 M_B_DQ45 M_B_DQ46 M_B_DQ47 M_B_DQ48 M_B_DQ49 M_B_DQ50 M_B_DQ51 M_B_DQ52 M_B_DQ53 M_B_DQ54 M_B_DQ55 M_B_DQ56 M_B_DQ57 M_B_DQ58 M_B_DQ59 M_B_DQ60 M_B_DQ61 M_B_DQ62 M_B_DQ63
M_B_DQS#0 M_B_DQS#1 M_B_DQS#2 M_B_DQS#3 M_B_DQS#4 M_B_DQS#5 M_B_DQS#6 M_B_DQS#7
M_B_DQS0 M_B_DQS1 M_B_DQS2 M_B_DQS3 M_B_DQS4 M_B_DQS5 M_B_DQS6 M_B_DQS7
M_ODT27 M_ODT37
12
12
DY
DY
Do Not Stuff
Do Not Stuff
DM1
102
A0
101
A1
100
A2
99
A3
98
A4
97
A5
94
A6
92
A7
93
A8
91
A9
105
A10/AP
90
A11
89
A12
116
A13
86
A14
84
A15
85
A16/BA2
107
BA0
106
BA1
5
DQ0
7
DQ1
17
DQ2
19
DQ3
4
DQ4
6
DQ5
14
DQ6
16
DQ7
23
DQ8
25
DQ9
35
DQ10
37
DQ11
20
DQ12
22
DQ13
36
DQ14
38
DQ15
43
DQ16
45
DQ17
55
DQ18
57
DQ19
44
DQ20
46
DQ21
56
DQ22
58
DQ23
61
DQ24
63
DQ25
73
DQ26
75
DQ27
62
DQ28
64
DQ29
74
DQ30
76
DQ31
123
DQ32
125
DQ33
135
DQ34
137
DQ35
124
DQ36
126
DQ37
134
DQ38
136
DQ39
141
DQ40
143
DQ41
151
DQ42
153
DQ43
140
DQ44
142
DQ45
152
DQ46
154
DQ47
157
DQ48
159
DQ49
173
DQ50
175
DQ51
158
DQ52
160
DQ53
174
DQ54
176
DQ55
179
DQ56
181
DQ57
189
DQ58
191
DQ59
180
DQ60
182
DQ61
192
DQ62
194
DQ63
11
DQS0#
29
DQS1#
49
DQS2#
68
DQS3#
129
DQS4#
146
DQS5#
167
DQS6#
186
DQS7#
13
DQS0
31
DQS1
51
DQS2
70
DQS3
131
DQS4
148
DQS5
169
DQS6
188
DQS7
114
OTD0
119
OTD1
1
VREF
2
VSS
C292
C292
202
GND
MH1
MH1
DDR2-200P-23-GP-U1
DDR2-200P-23-GP-U1
62.10017.A71
62.10017.A71
62.10017.B51
62.10017.B51
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
High 9.2mm
108
RAS#
109
WE#
113
CAS#
110
CS0#
115
CS1#
79
CKE0
80
CKE1
30
CK0
32
CK0#
164
CK1
166
CK1#
M_B_DM0
10
DM0
M_B_DM1
26
DM1
M_B_DM2
52
DM2
M_B_DM3
67
DM3
M_B_DM4
130
DM4
M_B_DM5
147
DM5
M_B_DM6
170
DM6
M_B_DM7
185
DM7
195
SDA
197
SCL
199
VDDSPD
198
SA0
200
SA1
50
NC#50
69
NC#69
83
NC#83
120
NC#120
163
NC#163/TEST
81
VDD
82
VDD
87
VDD
88
VDD
95
VDD
96
VDD
103
VDD
104
VDD
111
VDD
112
VDD
117
VDD
118
VDD
3
VSS
8
VSS
9
VSS
12
VSS
15
VSS
18
VSS
21
VSS
24
VSS
27
VSS
28
VSS
33
VSS
34
VSS
39
VSS
40
VSS
41
VSS
42
REVERSE TYPE
VSS
47
VSS
48
VSS
53
VSS
54
VSS
59
VSS
60
VSS
65
VSS
66
VSS
71
VSS
72
VSS
77
VSS
78
VSS
121
VSS
122
VSS
127
VSS
128
VSS
132
VSS
133
VSS
138
VSS
139
VSS
144
VSS
145
VSS
149
VSS
150
VSS
155
VSS
156
VSS
161
VSS
162
VSS
165
VSS
168
VSS
171
VSS
172
VSS
177
VSS
178
VSS
183
VSS
184
VSS
187
VSS
190
VSS
193
VSS
196
VSS
201
GND
MH2
MH2
DDRB_SA0
M_B_RAS# 8 M_B_WE# 8 M_B_CAS# 8
M_CS2# 7 M_CS3# 7
M_CKE2 7 M_CKE3 7
M_CLK_DDR2 7 M_CLK_DDR#2 7
M_CLK_DDR3 7 M_CLK_DDR#3 7
SMBD_ICH 3,12,22 SMBC_ICH 3,12,22
R97
R97
10KR2J-3-GP
10KR2J-3-GP
1D8V_S3
M_B_DM[7..0] 8
12
1D8V_S3
C146
C146
D
3D3V_S0
DY
DY
DY
DY
E
12
Do Not Stuff
Do Not Stuff
Place these Caps near DM2
12
12
C170
C170
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
12
C212
C212
Do Not Stuff
Do Not Stuff
DY
DY
12
C174
C174
C233
C233
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
12
12
C202
C202
C183
C183
Do Not Stuff
Do Not Stuff
Do Not Stuff
Do Not Stuff
DY
DY
12
12
C197
C197
C222
C222
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
12
C191
C191
Do Not Stuff
Do Not Stuff
DY
DY
1 1
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai W u Rd., Hsichih, Taipei Hsien 221, Taiw an, R.O.C.
Taipei Hsien 221, Taiw an, R.O.C.
Title
Title
Title
DDR2 Socket 1 (DM2)
DDR2 Socket 1 (DM2)
DDR2 Socket 1 (DM2)
Size Document Numb er Rev
Size Document Numb er Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
A
http://laptop-motherboard-schematic.blogspot.com/
B
C
D
Date: Sheet
Taipei Hsien 221, Taiw an, R.O.C.
Eiger
Eiger
Eiger
E
-1
-1
-1
of
13 50Tuesday, April 01, 2008
13 50Tuesday, April 01, 2008
13 50Tuesday, April 01, 2008
5
RP1
RP1
8 7
D D
C C
3D3V_S0
6
SRN10KJ-6-GP
SRN10KJ-6-GP
INTERNET#
1
WIRELESS_BTN#
2
BT_BTN#
3
MAIL#
45
BT_LED#
WLAN_LED#
INTERNET#
WIRELESS_BTN#
BT_BTN#
MAIL#
4
Do Not Stuff
Do Not Stuff
12
EC60
EC60
DY
DY
3D3V_S0
3D3V_S5
LID_CLOSE#36
INTERNET#36 WIRELESS_BTN#36 BT_BTN#36 MAIL#36
Do Not Stuff
Do Not Stuff
EC63 Do Not Stuff
EC63 Do Not Stuff
EC65 Do Not Stuff
EC65 Do Not Stuff
EC16 Do Not Stuff
EC16 Do Not Stuff
EC17 Do Not Stuff
EC17 Do Not Stuff
EC18 Do Not Stuff
EC18 Do Not Stuff
EC19 Do Not Stuff
EC19 Do Not Stuff
EC64
EC64
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
5V_S0
12
DY
DY
LID_CLOSE# BT_LED# WLAN_LED#
INTERNET# WIRELESS_BTN# BT_BTN# MAIL#
3
C436
C436
Do Not Stuff
Do Not Stuff
LAUNCH1
LAUNCH1
15
1
2 3 4 5 6 7 8
9 10 11 12 13 14
16
ACES-CON14-1-GP
ACES-CON14-1-GP
20.K0276.014
20.K0276.014
20.K0227.014
20.K0227.014
2
5V_S0
-1M
LID_CLOSE# BT_LED# WLAN_LED# INTERNET# WIRELESS_BTN# BT_BTN#
1 2
BT_LED#
Q23
Q23
R1
R1
DDTC143ZUA-7-F-GP
DDTC143ZUA-7-F-GP
MAIL#
R365
R365
33R2J-2-GP
33R2J-2-GP
SB
WLAN_LED#_MC32
WLAN_TEST_LED36
EBC
R2
R2
TP233 Do Not StuffTP233 Do Not Stuff
TP234 Do Not StuffTP234 Do Not Stuff
TP188 Do Not StuffTP188 Do Not Stuff TP189 Do Not StuffTP189 Do Not Stuff TP186 Do Not StuffTP186 Do Not Stuff TP187 Do Not StuffTP187 Do Not Stuff TP192 Do Not StuffTP192 Do Not Stuff TP190 Do Not StuffTP190 Do Not Stuff TP191 Do Not StuffTP191 Do Not Stuff
WLAN_LED#
Q24
Q24 2N7002E-1-GP
2N7002E-1-GP
G
S D
84.2N702.E31
84.2N702.E31
1
BT_LED36
B B
A A
5
http://laptop-motherboard-schematic.blogspot.com/
4
3
2
UMA
UMA
UMA
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
LAUNCH
LAUNCH
LAUNCH
Taipei Hsien 221, Taiwan, R.O.C.
Eiger
Eiger
Eiger
14 50Tuesday, April 01, 2008
14 50Tuesday, April 01, 2008
14 50Tuesday, April 01, 2008
1
of
of
of
-1
-1
-1
BLON_OUT
DCBATOUT
12
C14
C14
SC10U25V6KX-1GP
SC10U25V6KX-1GP
12
C461
C461 Do Not Stuff
Do Not Stuff
DY
DY
-1M
GMCH_LCDVDD_ON7
LCD/INVERTER/CCD CONN
LCD2
LCD2
41
DMIC_DAT33 DMIC_CLK33
2
4 6
8 10 12 14 16 18 20 22 24 26 28 30
42
ACES-CONN40A-2GP
ACES-CONN40A-2GP
20.F0993.040
20.F0993.040
20.F1048.040
20.F1048.040
-1
SB
12
DY
DY
USBPN820
USBPP820
R28
R28
EC7
EC7
Do Not Stuff
Do Not Stuff
5V_S0
1 2
33R2J-2-GP
33R2J-2-GP
F2
F2
1 2
POLYSW-1D1A24V-GP
POLYSW-1D1A24V-GP
3D3V_S0
LCD_EDID_CLK LCD_EDID_DAT
CCD_PWR BRIGHTNESS_CN BLON_OUT1
PWR_INVERTER
-1
1
3 5 7 9 11 13 15 17 19 21 23 25 27 29 3132 3334 3536 3738 3940
DMIC_DAT DMIC_CLK
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
LCDVDD
12
C6
C6
DMIC_DAT_RC DMIC_CLK_RC
LVDS_TXBCLK+ LVDS_TXBCLK­LVDS_TXBOUT2+ LVDS_TXBOUT2­LVDS_TXBOUT1+ LVDS_TXBOUT1­LVDS_TXBOUT0+ LVDS_TXBOUT0­LVDS_TXACLK+ LVDS_TXACLK­LVDS_TXAOUT2+ LVDS_TXAOUT2­LVDS_TXAOUT1+ LVDS_TXAOUT1­LVDS_TXAOUT0+ LVDS_TXAOUT0-
12
C11
C11
DY
DY
DY
DY
Do Not Stuff
Do Not Stuff
SB
RN67
RN67
1 2 3
SRN22-3-GP
SRN22-3-GP
12
C8
C8 Do Not Stuff
Do Not Stuff
4
DMIC_DAT_RC DMIC_CLK_RC
EMI
USBPN8USBPP8
12
C462
C462 Do Not Stuff
Do Not Stuff
DY
DY
LCDVDD_ON30
1 2
CCD_PWR
12
C4
C4
EMI
BRIGHTNESS_CN
BLON_OUT
UMA
UMA
1 2
R3 0R2J-2-GP
R3 0R2J-2-GP
DIS
DIS
1 2
R2 Do Not Stuff
R2 Do Not Stuff
R4
R4 10KR2J-3-GP
10KR2J-3-GP
12
C3
C3
SC4D7U10V5ZY-3GP
SC4D7U10V5ZY-3GP
Do Not Stuff
Do Not Stuff
DY
DY
12
C10
C10
Do Not Stuff
Do Not Stuff
DY
DY
LCDVDD_ON_1
F1
F1
1 2
FUSE-1A6V-2-GP
FUSE-1A6V-2-GP
69.50007.721
69.50007.721
69.50007.981
69.50007.981
12
C13
C13
Do Not Stuff
Do Not Stuff
DY
DY
LCDVDD
12
C5
C5
SC1U10V3ZY-6GP
SC1U10V3ZY-6GP
3D3V_S0
Layout 40 mil
12
C7
C7
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
R7
R7
DY
DY
12
Do Not Stuff
Do Not Stuff
R10
R10
12
0R2J-2-GP
0R2J-2-GP
12
U1
U1
1
IN#1
2
OUT
3
EN
4
GND
G5281RC1U-GP
G5281RC1U-GP
74.05281.093
74.05281.093
R9
R9
10KR2J-3-GP
10KR2J-3-GP
GND IN#8 IN#7 IN#6 IN#5
http://laptop-motherboard-schematic.blogspot.com/
Inverter Pin
Pin
Symbol
1
Vin
2
Vin
Brightness
3
4
BLON
5
GND
6
GND
CCD Pin
Pin
Symbol
CCD_PWR
1
USB-
USB+
3
42GND
5
GND
12
C713
C713 SC22P50V2JN-4GP
SC22P50V2JN-4GP
L_BKLTCTL 7
BRIGHTNESS 36
BLON_OUT 36
3D3V_S0
9 8 7 6 5
12
C12
C12
SC1U10V3ZY-6GP
SC1U10V3ZY-6GP
C712
C712 SC22P50V2JN-4GP
SC22P50V2JN-4GP
1 2
RN45
LVDS_TXBOUT0­LVDS_TXBOUT0+ LVDS_TXBOUT1­LVDS_TXBOUT1+
LVDS_TXBOUT2­LVDS_TXBOUT2+ LVDS_TXBCLK­LVDS_TXBCLK+
LVDS_TXAOUT0­LVDS_TXAOUT0+ LVDS_TXAOUT1­LVDS_TXAOUT1+
LVDS_TXAOUT2­LVDS_TXAOUT2+ LVDS_TXACLK­LVDS_TXACLK+
LVDS_TXBCLK+ LVDS_TXBCLK­LVDS_TXBOUT2+ LVDS_TXBOUT2-
LVDS_TXBOUT1+ LVDS_TXBOUT1­LVDS_TXBOUT0+ LVDS_TXBOUT0-
LVDS_TXACLK+ LVDS_TXACLK­LVDS_TXAOUT2+ LVDS_TXAOUT2-
LVDS_TXAOUT1+ LVDS_TXAOUT1­LVDS_TXAOUT0+ LVDS_TXAOUT0-
LCD_EDID_CLK30
LCD_EDID_DAT30
CLK_DDC_EDID7 DAT_DDC_EDID7
RN45
1 2 3 4 5
SRN0J-7-GP
SRN0J-7-GP
RN42
RN42
1 2 3 4 5
SRN0J-7-GP
SRN0J-7-GP
RN48
RN48
1 2 3 4 5
SRN0J-7-GP
SRN0J-7-GP
RN46
RN46
1 2 3 4 5
SRN0J-7-GP
SRN0J-7-GP
RN41
RN41
1 2 3 4 5
Do Not Stuff
Do Not Stuff
RN44
RN44
1 2 3 4 5
Do Not Stuff
Do Not Stuff
RN47
RN47
1 2 3 4 5
Do Not Stuff
Do Not Stuff
RN49
RN49
1 2 3 4 5
Do Not Stuff
Do Not Stuff
2 3 1
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
DIS
DIS
DIS
DIS
DIS
DIS
DIS
DIS
4
8 7 6
8 7 6
8 7 6
8 7 6
8 7 6
8 7 6
8 7 6
8 7 6
RN13
RN13 SRN0J-6-GP
SRN0J-6-GP
GMCH_TXBOUT0- 7
GMCH_TXBOUT0+ 7
GMCH_TXBOUT1- 7
GMCH_TXBOUT1+ 7
GMCH_TXBOUT2- 7
GMCH_TXBOUT2+ 7
GMCH_TXBCLK- 7
GMCH_TXBCLK+ 7
GMCH_TXAOUT0- 7
GMCH_TXAOUT0+ 7
GMCH_TXAOUT1- 7
GMCH_TXAOUT1+ 7
GMCH_TXAOUT2- 7
GMCH_TXAOUT2+ 7
GMCH_TXACLK- 7
GMCH_TXACLK+ 7
G72_TXBCLK+ 30
G72_TXBCLK- 30 G72_TXBOUT2+ 30 G72_TXBOUT2- 30
G72_TXBOUT1+ 30 G72_TXBOUT1- 30 G72_TXBOUT0+ 30 G72_TXBOUT0- 30
G72_TXACLK+ 30
G72_TXACLK- 30 G72_TXAOUT2+ 30 G72_TXAOUT2- 30
G72_TXAOUT1+ 30 G72_TXAOUT1- 30 G72_TXAOUT0+ 30 G72_TXAOUT0- 30
3D3V_S0
1
23
SRN2K2J-1-GP
SRN2K2J-1-GP RN1
RN1
4
LCD_EDID_CLK
LCD_EDID_DAT
UMA
UMA
UMA
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
LCD CONN
LCD CONN
LCD CONN
Taipei Hsien 221, Taiwan, R.O.C.
Eiger
Eiger
Eiger
15 50Tuesday, April 01, 2008
15 50Tuesday, April 01, 2008
15 50Tuesday, April 01, 2008
of
of
of
-1
-1
-1
Loading...
+ 35 hidden pages