5
Cathedral Peak Block Diagram
4
3
2
1
Project code: 91.4J501.001
PCB P/N : 48.4J501.001
REVISION : 07261 - SB
D D
CLK GEN.
ICS 9LPRS365BKLFT (71.09365.A03)
RTM 875N-606-LFT (71.00875.003)
3
DDR2 DIMM1
667/800 MHz
12
667/800MHz
DDR2 DIMM2
667/800 MHz
13
C C
INT.MIC
29
667/800MHz
Mobile CPU
Penryn 479
4, 5
HOST BUS 667/800/1067MHz@1.05V
THERMAL EMC2102
Cantiga
AGTL+ CPU I/F
DDR Memory I/F
INTEGRATED GRAHPICS
LVDS, CRT I/F
6,7,8,9,10,11
X4 DMI
400MHz
C-Link0
21
CRT
LCD
15
14
PCB STACKUP
TOP
VCC
S
S
GND
BOTTOM
SYSTEM DC/DC
TPS51125
INPUTS
DCBATOUT
OUTPUTS
5V_S5
3D3V_S5
SYSTEM DC/DC
TPS51124
INPUTS OUTPUTS
DCBATOUT
RT9026
1D8V_S3
1D05V_S0
1D8V_S3
DDR_VREF_S0
DDR_VREF_S3
43
45
44
Line In
29
Codec
ALC268
28
AZALIA
MIC In
29
29
B B
INT.SPKR
29
OP AMP
APA2057
29
Line Out
(NO SPDIF)
MODEM
RJ11
MDC Card
23
ICH9M
6 PCIe ports
PCI/PCI BRIDGE
ACPI 2.0
4 SATA
12 USB 2.0/1.1 ports
ETHERNET (10/100/1000MbE)
High Definition Audio
LPC I/F
Serial Peripheral I/F
Matrix Storage Technology(DO)
Active Managemnet Technology(DO)
17,18,19,20
Blue Tooth
(USB)
23
USB
PCIex1
PCIex1
PCIex1
LPC BUS
Camera
(USB)
LAN
Giga LAN
88E8071
25
New card
KBC
ENE3310
Touch
14
Pad
30 30
30
INT.
KB
TXFM RJ45
26 26
PWR SW
27 27
BIOS
Winbond
W25X80
8M Bits
Launch
Buttom
G577BR91U
Mini Card
Kedron
a/b/g/n
31
16
27
LPC
DEBUG
CONN.
31
SATA
HDD SATA
A A
ODD SATA
5
22
22
SATA
USB
2 Port
4
23
USB
http://hobi-elektronika.net
CardReader
Realtek
RTS5158E
3
MS/MS Pro/xD
/MMC/SD
5 in 1
27
Daughter Board
LED Board
07950 07951
27
Daughter Board
USB Board
2 Port + e-Key
16
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
23
2
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
BLOCK DIAGRAM
BLOCK DIAGRAM
BLOCK DIAGRAM
RT9018A
1D8V_S3 1D5V_S0
CFXCORE DC/DC
ISL6263
INPUTS
DCBATOUT
OUTPUTS
VGFXCORE
0.7~1.25V
CPU DC/DC
ISL6266A
INPUTS
DCBATOUT
CHARGER
BQ24750
DCBATOUT
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Cathedral Peak
Cathedral Peak
Cathedral Peak
OUTPUTS
VCC_CORE_S0
0.35~1.5V
OUTPUTS INPUTS
BT+
DCBATOUT
14 2 Tuesday, February 12, 2008
14 2 Tuesday, February 12, 2008
14 2 Tuesday, February 12, 2008
1
44
35,36
42
47
SB
SB
SB
A
ICH9M Functional Strap Definitions
Signal
HDA_SDOUT
HDA_SYNC
4 4
GNT2#/
GPIO53
GPIO20
GNT1#/
GPIO51
GNT3#/
GPIO55
GNT0#:
SPI_CS1#/
GPIO58
SPI_MOSI
3 3
GPIO49
SATALED#
SPKR
TP3
GPIO33/
HDA_DOCK
_EN#
Usage/When Sampled
XOR Chain Entrance/
PCIE Port Config1 bit1,
Rising Edge of PWROK
PCIE config1 bit0,
Rising Edge of PWROK.
PCIE config2 bit2,
Rising Edge of PWROK.
Reserved
ESI Strap (Server Only)
Rising Edge of PWROK
Top-Block
Swap Override.
Rising Edge of PWROK.
Boot BIOS Destination
Selection 0:1.
Rising Edge of PWROK.
Integrated TPM Enable,
Rising Edge of CLPWROK
DMI Termination Voltage,
Rising Edge of PWROK.
PCI Express Lane
Reversal. Rising Edge
of PWROK.
No Reboot.
Rising Edge of PWROK.
XOR Chain Entrance.
Rising Edge of PWROK.
Flash Descriptor
Security Override Strap
Rising Edge of PWROK
Allows entrance to XOR Chain testing when TP3
pulled low.When TP3 not pulled low at rising edge
of PWROK,sets bit1 of RPC.PC(Config Registers:
offset 224h). This signal has weak internal pull-down
This signal has a weak internal pull-down.
Sets bit0 of RPC.PC(Config Registers:Offset 224h)
This signal has a weak internal pull-up.
Sets bit2 of RPC.PC2(Config Registers:Offset 0224h)
This signal should not be pulled high.
ESI compatible mode is for server platforms only.
This signal should not be pulled low for desttop
and mobile.
Sampled low:Top-Block Swap mode(inverts A16 for
all cycles targeting FWH BIOS space).
Note: Software will not be able to clear the
Top-Swap bit until the system is rebooted
without GNT3# being pulled down.
Controllable via Boot BIOS Destination bit
(Config Registers:Offset 3410h:bit 11:10).
GNT0# is MSB, 01-SPI, 10-PCI, 11-LPC.
Sample low: the Integrated TPM will be disabled.
Sample high: the MCH TPM enable strap is sampled
low and the TPM Disable bit is clear, the
Integrated TPM will be enable.
The signal is required to be low for desktop
applications and required to be high for
mobile applications.
Signal has weak internal pull-up. Sets bit 27
of MPC.LR(Device 28:Function 0:Offset D8)
If sampled high, the system is strapped to the
"No Reboot" mode(ICH9 will disable the TCO Timer
system reboot feature). The status is readable
via the NO REBOOT bit.
This signal should not be pull low unless using
XOR Chain testing.
Sampled low:the Flash Descriptor Security will be
overridden. If high,the security measures will be
in effect.This should only be enabled in manufacturing
environments using an external pull-up resister.
ICH9 EDS 642879 Rev.1.5
Comment
2 2
B
ICH9M Integrated Pull-up
page 92
and Pull-down Resistors
SIGNAL Resistor Type/Value
CL_CLK[1:0]
CL_DATA[1:0]
CL_RST0#
DPRSLPVR/GPIO16
ENERGY_DETECT
HDA_BIT_CLK
HDA_DOCK_EN#/GPIO33
HDA_RST#
HDA_SDIN[3:0]
HDA_SDOUT
HDA_SYNC
GLAN_DOCK#
GNT[3:0]#/GPIO[55,53,51]
GPIO[20]
GPIO[49]
LDA[3:0]#/FHW[3:0]#
LAN_RXD[2:0]
LDRQ[0]
LDRQ[1]/GPIO23
PME#
PWRBTN#
SATALED#
SPI_CS1#/GPIO58/CLGPIO6
SPI_MOSI
SPI_MISO
SPKR
TACH_[3:0]
TP[3]
USB[11:0][P,N]
C
Cantiga chipset and ICH9M I/O controller
Hub strapping configuration
ICH9 EDS 642879 Rev.1.5
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-DOWN 20K
PULL-DOWN 20K
The pull-up or pull-down active when configured for native
GLAN_DOCK# functionality and determined by LAN controller
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 20K
PULL-UP 15K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-DOWN 20K
PULL-UP 20K
PULL-UP 20K
PULL-DOWN 15K
SDVO_CTRLDATA
D
Montevina Platform Design guide 22339 0.5
Pin Name
CFG[2:0]
CFG[4:3]
CFG8
CFG[15:14]
CFG[18:17]
CFG5
CFG6
CFG7
CFG9
CFG10 PCIE Loopback enable
CFG[13:12]
CFG16
CFG19
CFG20
L_DDC_DATA
NOTE:
1. All strap signals are sampled with respect to the leading edge of
the (G)MCH Power OK (PWROK) signal.
2. iTPM can be disabled by a 'Soft-Strap' option in the
Flash-decriptor section of the Firmware. This 'Soft-Strap' is
activated only after enabling iTPM via CFG6.
Only one of the CFG10/CFG/12/CFG13 straps can be enabled at any time.
Strap Description
FSB Frequency
Select
Reserved
DMI x2 Select
iTPM Host
Interface
Intel Management
engine Crypto strap
PCIE Graphics Lane
XOR/ALL
FSB Dynamic ODT
DMI Lane Reversal
Digital Display Port
(SDVO/DP/iHDMI)
Concurrent with PCIe
SDVO Present
Local Flat Panel
(LFP) Present
Configuration
000 = FSB1067
011 = FSB667
010 = FSB800
others = Reserved
0 = DMI x2
1 = DMI x4
0= The iTPM Host Interface is enabled(Note2)
1=The iTPM Host Interface is disalbed(default)
0 = Transport Layer Security (TLS) cipher
suite with no confidentiality
1 = TLS cipher suite with
confidentiality (default)
0 = Reverse Lanes,15->0,14->1 ect..
1= Normal operation(Default):Lane
Numbered in order
0 = Enable (Note 3)
1= Disabled (default)
00 = Reserve
10 = XOR mode Enabled
01 = ALLZ mode Enabled (Note 3)
11 = Disabled (default)
0 = Dynamic ODT Disabled
1 = Dynamic ODT Enabled
0 = Normal operation(Default):
Lane Numbered in Order
1 = Reverse Lanes
DMI x4 mode[MCH -> ICH]:(3->0,2->1,1->2and0->3)
DMI x2 mode[MCH -> ICH]:(3->0,2->1)
0 = Only Digital Display Port
or PCIE is operational (Default)
1 =Digital display Port and PCIe are
operting simulataneously via the PEG port
0 =No SDVO Card Present (Default)
1 = SDVO Card Present
0 = LFP Disabled (Default)
1= LFP Card Present; PCIE disabled
E
page 218
(Default)
(Default)
SMBus
EMC2102
USB Table
USB
0
1
2
3
4
5
6
7
8
Device
USB1
USB4
USB2
NC
USB3
Bluetooth
NC
MINIC1
WEBCAM
PCIE Routing
LANE1
LANE2
LANE3
LANE4
LANE5
LANE6
1 1
LAN MARVELL 88E8071
MiniCard WLAN
NC
NC
NewCard
NC
Pair
KBC
BAT_SCL
ICH9M
9 NEW1
10
Card Reader
SMBC_ICH
11 NC
Thermal
BATTERY
9LPRS365BKLFT
http://hobi-elektronika.net
DDR
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet of
Date: Sheet of
Reference
Reference
Reference
Cathedral Peak
Cathedral Peak
Cathedral Peak
of
24 2 Monday, March 10, 2008
24 2 Monday, March 10, 2008
24 2 Monday, March 10, 2008
SB
SB
SB
3D3V_S0
R146
R146
1 2
0R0603-PAD
0R0603-PAD
A
1 2
C190
C190
DY
DY
1 2
C183
C183
SC1U16V3ZY-GP
SC1U16V3ZY-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
DY
DY
1 2
EC58
EC58
C463
C463
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C235
C235
SC4D7U10V5ZY-3GP
SC4D7U10V5ZY-3GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
B
1 2
C459
C459
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C465
C465
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
1 2
C231
C231
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
R197
R197
1 2
0R0603-PAD
0R0603-PAD
1 2
C462
C462
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
3D3V_S0
1 2
DY
DY
C246
C246
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
C
1 2
C195
C195
SC4D7U10V5ZY-3GP
SC4D7U10V5ZY-3GP
DY
DY
D
1 2
C214
C214
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C453
C453
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
3D3V_CLKGEN_S0 3D3V_48MPWR_S0 3D3V_CLKPLL_S0
1 2
C198
C198
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
E
R157
R157
1 2
0R0603-PAD
0R0603-PAD
1 2
C234
C234
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
3D3V_S0
1 2
DY
DY
C184
C184
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
4 4
PCLK_ICH
3 3
3D3V_S0
678
123
4 5
PCLK_KBC
2 2
ICS9LPRS365BKLFT setting table
PIN NAME DESCRIPTION
PCI0/CR#_A
PCI1/CR#_B
PCI2/TME
PCI3
1 1
PCI4/27M_SEL
PCI_F5/ITP_EN
SRCT3/CR#_C
1 2
EC57
EC57
SC5P50V2CN-2GP
SC5P50V2CN-2GP
DY
DY
CL=20pF±0.2pF
C177
C177
SC27P50V2JN-2-GP
SC27P50V2JN-2-GP
1 2
1 2
C176
C176
SC27P50V2JN-2-GP
SC27P50V2JN-2-GP
RN59
RN59
SRN10KJ-6-GP
SRN10KJ-6-GP
PCLKCLK2
PCLKCLK4
PCLKCLK5
1 2
Byte 5, bit 7
0 = PCI0 enabled (default)
1= CR#_A enabled. Byte 5, bit 6 controls whether CR#_A controls SRC0 or SRC2 pair
Byte 5, bit 6
0 = CR#_A controls SRC0 pair (default),
1= CR#_A controls SRC2 pair
Byte 5, bit 5
0 = PCI1 enabled (default)
1= CR#_B enabled. Byte 5, bit 6 controls whether CR#_B controls SRC1 or SRC4 pair
Byte 5, bit 4
0 = CR#_B controls SRC1 pair (default)
1= CR#_B controls SRC4 pair
0 = Overclocking of CPU and SRC Allowed
1 = Overclocking of CPU and SRC NOT allowed
3.3V PCI clock output
0 = Pin24 as SRC-1, Pin25 as SRC-1#, Pin20 as DOT96, Pin21 as DOT96#
1 = Pin24 as 27MHz, Pin25 as 27MHz_SS, Pin20 as SRC-0, Pin21 as SRC-0#
0 =SRC8/SRC8#
1 = ITP/ITP#
Byte 5, bit 3
0 = SRC3 enabled (default)
1= CR#_C enabled. Byte 5, bit 2 controls whether CR#_C controls SRC0 or SRC2 pair
Byte 5, bit 2
0 = CR#_C controls SRC0 pair (default),
1= CR#_C controls SRC2 pair
A
GEN_XTAL_IN
1 2
X3
X3
X-14D31818M-44GP
X-14D31818M-44GP
82.30005.951
82.30005.951
GEN_XTAL_OUT_R
EC56
EC56
SC5P50V2CN-2GP
SC5P50V2CN-2GP
DY
DY
R154 10MR2J-L-GP
R154 10MR2J-L-GP
R153 0R0402-PAD R153 0R0402-PAD
TP158 TPAD30 TP158 TPAD30
DY
DY
CLK48_5158E 24
CLK48_ICH 18
CPU_SEL0 4,7
3D3V_S0
PCLK_FWH 31
PCLK_KBC 30
PCLK_ICH 18
CPU_SEL1 4,7
CPU_SEL2 4,7
CLK_ICH14 18
1 2
1 2
DY
DY
R155 10KR2J-3-GP
R155 10KR2J-3-GP
CLK_MCH_OE# 7
RN17
RN17
GEN_XTAL_OUT
1
2 3
R156 2K2R2J-2-GP R156 2K2R2J-2-GP
PM_STPPCI# 18
PM_STPCPU# 18
CLK_PWRGD 18
1 2
R148 33R2J-2-GP R148 33R2J-2-GP
1
2 3
SRN33J-5-GP-U
SRN33J-5-GP-U
R152 10KR2J-3-GP R152 10KR2J-3-GP
R151 33R2J-2-GP R151 33R2J-2-GP
B
1 2
EC137
EC137
SC5P50V2CN-2GP
SC5P50V2CN-2GP
DY
DY
RN51
RN51
1 2
SMBC_ICH 12,13,20
SMBD_ICH 12,13,20
R150
R150
1 2
475R2F-L1-GP
475R2F-L1-GP
1 2
4
1 2
1 2
SRN33J-5-GP-U
SRN33J-5-GP-U
4
DY
DY
3D3V_48MPWR_S0
U19
U19
3
X1
2
X2
SA
CLK48
17
USB_48MHZ/FSLA
45
PCI_STOP#
44
CPU_STOP#
7
SCLK
6
SDATA
63
CK_PWRGD/PD#
PCLKCLK0
PCLKCLK1
PCLKCLK2
PCLKCLK3
PCLKCLK4
PCLKCLK5
CPU_SEL2_R
8
PCI0/CR#_A
10
PCI1/CR#_B
11
PCI2/TME
12
PCI3
13
PCI4/27_SELECT
14
PCI_F5/ITP_EN
64
FSLB/TEST_MODE
5
REF0/FSLC/TEST_SEL
55
NC#55
ICS9LPRS365BKLFT-GP
ICS9LPRS365BKLFT-GP
71.09365.A03
71.09365.A03
PIN NAME DESCRIPTION
SRCC3/CR#_D
SRCC7/CR#_E
SRCT7/CR#_F
SRCC11/CR#_G
SRCT11/CR#_H
http://hobi-elektronika.net
3D3V_CLKGEN_S0
3D3V_CLKPLL_S0 CLK48_ICH
33
43
52
46
62
16
4
9
23
VDD48
VDDPCI
VDDREF
VDDSRC
VDDCPU
VDDPLL3
GNDREF
GNDPCI
GND48
GND
GNDSRC
GNDSRC
1
15
18
22
30
36
49
Byte 5, bit 1
0 = SRC3 enabled (default)
1= CR#_D enabled. Byte 5, bit 0 controls whether CR#_D controls SRC1 or SRC4 pair
Byte 5, bit 0
0 = CR#_D controls SRC1 pair (default)
1= CR#_D controls SRC4 pair
Byte 6, bit 7
0 = SRC7# enabled (default)
1= CR#_F controls SRC6
Byte 6, bit 6
0 = SRC7 enabled (default)
1= CR#_F controls SRC8
Byte 6, bit 5
0 = SRC11# enabled (default)
1= CR#_G controls SRC9
Byte 6, bit 4
0 = SRC11 enabled (default)
1= CR#_H controls SRC10
C
56
19
27
VDD96_IO
VDDSRC_IO
VDDSRC_IO
VDDSRC_IO
VDDPLL3_IO
27MHZ_NONSS/SRCT1/SE1
GND
GNDSRC
GNDCPU
26
59
65
61
CPUT0
60
VDDCPU_IO
27MHZ_SS/SRCC1/SE2
GND
CPUC0
58
CPUT1_F
57
CPUC1_F
SRCT6
SRCC6
SRCT10
SRCC10
SRCT9
SRCC9
SRCT4
SRCC4
54
53
51
50
48
47
41
42
40
39
37
38
34
35
31
32
28
29
24
25
20
21
CPUT2_ITP/SRCT8
CPUC2_ITP/SRCC8
SRCT7/CR#_F
SRCC7/CR#_E
SRCT11/CR#_H
SRCC11/CR#_G
SRCT3/CR#_C
SRCC3/CR#_D
SRCT2/SATAT
SRCC2/SATAC
SRCT0/DOTT_96
SRCC0/DOTC_96
2nd:
71.00875.C03
RTM875N-606-LFT QFN 64P
CLK_ICH14
CLK_CPU_BCLK_1
CLK_CPU_BCLK_1#
CLK_MCH_BCLK_1
CLK_MCH_BCLK_1#
CLK_PCIE_LAN_R
CLK_PCIE_LAN#_R
CLK_PCIE_NEW_R
CLK_PCIE_NEW#_R
CLK_PCIE_ICH_1
CLK_PCIE_ICH_1#
SA
CLK_PCIE_MINI_1
CLK_PCIE_MINI_1#
CLK_MCH_3GPLL_1
CLK_MCH_3GPLL_1#
CLK_PCIE_SATA_1
CLK_PCIE_SATA_1#
DREFSSCLK_1
DREFSSCLK#_1
DREFCLK_1
DREFCLK#_1
D
R160 0R0402-PAD R160 0R0402-PAD
R166 0R0402-PAD R166 0R0402-PAD
R167 0R0402-PAD R167 0R0402-PAD
R169 0R0402-PAD R169 0R0402-PAD
R173 0R0402-PAD R173 0R0402-PAD
R176 0R0402-PAD R176 0R0402-PAD
R182 0R0402-PAD R182 0R0402-PAD
R181 0R0402-PAD R181 0R0402-PAD
R195 0R0402-PAD R195 0R0402-PAD
R194 0R0402-PAD R194 0R0402-PAD
R192 0R0402-PAD R192 0R0402-PAD
R193 0R0402-PAD R193 0R0402-PAD
R180 0R0402-PAD R180 0R0402-PAD
R184 0R0402-PAD R184 0R0402-PAD
R174 0R0402-PAD R174 0R0402-PAD
R177 0R0402-PAD R177 0R0402-PAD
R168 0R0402-PAD R168 0R0402-PAD
R171 0R0402-PAD R171 0R0402-PAD
R158 0R0402-PAD R158 0R0402-PAD
R161 0R0402-PAD R161 0R0402-PAD
1 2
EC55
EC55
SC5P50V2CN-2GP
SC5P50V2CN-2GP
DY
DY
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
SEL2
FSC
1
0
01
0
SEL1
FSB
01
01
CLK_CPU_BCLK 4
CLK_CPU_BCLK# 4
CLK_MCH_BCLK 6
CLK_MCH_BCLK# 6
CLK_PCIE_LAN 25
CLK_PCIE_LAN# 25
CLK_PCIE_NEW 27
CLK_PCIE_NEW# 27
CLK_PCIE_ICH 18
CLK_PCIE_ICH# 18
CLK_PCIE_MINI1 27
CLK_PCIE_MINI1# 27
CLK_MCH_3GPLL 7
CLK_MCH_3GPLL# 7
CLK_PCIE_SATA 17
CLK_PCIE_SATA# 17
DREFSSCLK 7
DREFSSCLK# 7
DREFCLK 7
DREFCLK# 7
SEL0
FSA
1
0 1
CPU
100M
133M
166M
200M
00 0
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Clock Generator
Clock Generator
Clock Generator
Cathedral Peak
Cathedral Peak
Cathedral Peak
34 2 Monday, March 10, 2008
34 2 Monday, March 10, 2008
34 2 Monday, March 10, 2008
E
CPU
NB
LAN
New Card
SB DMI
MINI1
NB CLK
SB SATA
NB CLK
NB CLK
(96 MHz)
FSB
X
533M
667M
800M
1066M 266M
SB
SB
SB
A
B
C
D
E
H_A#[35..3] 6
4 4
H_ADSTB#0 6
H_REQ#[4..0] 6
3 3
Side Band
Non GTL
H_ADSTB#1 6
H_A20M# 17
H_FERR# 17
H_IGNNE# 17
H_STPCLK# 17
H_INTR 17
H_NMI 17
H_SMI# 17
TP52 TPAD30 TP52 TPAD30
TP49 TPAD30 TP49 TPAD30
TP48 TPAD30 TP48 TPAD30
TP89 TPAD30 TP89 TPAD30
TP92 TPAD30 TP92 TPAD30
TP87 TPAD30 TP87 TPAD30
2 2
1 1
TP90 TPAD30 TP90 TPAD30
TP88 TPAD30 TP88 TPAD30
TP72 TPAD30 TP72 TPAD30
TP93 TPAD30 TP93 TPAD30
XDP_TMS
XDP_TDI
XDP_BPM#5
H_CPURST#
XDP_TCK
XDP_TRST#
H_A#[35..3]
U33A
U33A
H_A#3
J4
L5
L4
K5
M3
N2
J1
N3
P5
P2
L2
P4
P1
R1
M1
K3
H2
K2
J3
L1
Y2
U5
R3
W6
U4
Y5
U1
R4
T5
T3
W2
W5
Y4
U2
V4
W3
AA4
AB2
AA3
V1
A6
A5
C4
D5
C6
B4
A3
M4
N5
T2
V3
B2
C3
D2
D22
D3
F6
B1
1 2
1 2
1 2
1 2
DY
DY
1 2
1 2
A3#
A4#
A5#
A6#
A7#
A8#
A9#
A10#
A11#
A12#
A13#
A14#
A15#
A16#
ADSTB0#
REQ0#
REQ1#
REQ2#
REQ3#
REQ4#
A17#
A18#
A19#
A20#
A21#
A22#
A23#
A24#
A25#
A26#
A27#
A28#
A29#
A30#
A31#
A32#
A33#
A34#
A35#
ADSTB1#
A20M#
FERR#
IGNNE#
STPCLK#
LINT0
LINT1
SMI#
RSVD#M4
RSVD#N5
RSVD#T2
RSVD#V3
RSVD#B2
RSVD#C3
RSVD#D2
RSVD#D22
RSVD#D3
RSVD#F6
KEY_NC
BGA479-SKT6-GPU6
BGA479-SKT6-GPU6
62.10079.001
62.10079.001
H_A#4
H_A#5
H_A#6
H_A#7
H_A#8
H_A#9
H_A#10
H_A#11
H_A#12
H_A#13
H_A#14
H_A#15
H_A#16
H_REQ#0
H_REQ#1
H_REQ#2
H_REQ#3
H_REQ#4
H_A#17
H_A#18
H_A#19
H_A#20
H_A#21
H_A#22
H_A#23
H_A#24
H_A#25
H_A#26
H_A#27
H_A#28
H_A#29
H_A#30
H_A#31
H_A#32
H_A#33
H_A#34
H_A#35
RSVD_CPU_1
RSVD_CPU_2
RSVD_CPU_3
RSVD_CPU_4
RSVD_CPU_5
RSVD_CPU_6
RSVD_CPU_7
RSVD_CPU_8
RSVD_CPU_9
RSVD_CPU_10
RSVD_CPU_11
R102 54D9R2F-L1-GP R102 54D9R2F-L1-GP
R101 54D9R2F-L1-GP R101 54D9R2F-L1-GP
R97 54D9R2F-L1-GP R97 54D9R2F-L1-GP
R116 51R2F-2-GP
R116 51R2F-2-GP
R94 54D9R2F-L1-GP R94 54D9R2F-L1-GP
R96 54D9R2F-L1-GP R96 54D9R2F-L1-GP
All place within 2" to CPU
A
1 OF 4
1 OF 4
ADDR GROUP 0
ADDR GROUP 0
ADDR GROUP 1
ADDR GROUP 1
ICH
ICH
RESERVED
RESERVED
2nd: 62.10053.401
1D05V_S0
DEFER#
DRDY#
DBSY#
IERR#
LOCK#
RESET#
TRDY#
HITM#
BPM0#
BPM1#
BPM2#
BPM3#
PRDY#
PREQ#
TRST#
XDP/ITP SIGNALS CONTROL
XDP/ITP SIGNALS CONTROL
THERMAL
THERMAL
PROCHOT#
THRMDA
THRMDC
THERMTRIP#
HCLK
HCLK
BCLK0
BCLK1
ADS#
BNR#
BPRI#
BR0#
INIT#
RS0#
RS1#
RS2#
HIT#
TCK
TDI
TDO
TMS
DBR#
H1
E2
G5
H5
F21
E1
F1
D20
B3
H4
C1
F3
F4
G3
G2
G6
E4
XDP_BPM#0
AD4
XDP_BPM#1
AD3
XDP_BPM#2
AD1
XDP_BPM#3
AC4
XDP_BPM#4
AC2
XDP_BPM#5
AC1
XDP_TCK
AC5
XDP_TDI
AA6
XDP_TDO
AB3
XDP_TMS
AB5
XDP_TRST#
AB6
XDP_DBRESET#
C20
D21
A24
B25
C7
A22
A21
H_IERR#
H_RS#0
H_RS#1
H_RS#2
PM_THRMTRIP#
should connect to
ICH9 and MCH
without T-ing
( No stub)
B
TP57 TPAD30 TP57 TPAD30
H_ADS# 6
H_BNR# 6
H_BPRI# 6
H_DEFER# 6
H_DRDY# 6
H_DBSY# 6
H_BREQ#0 6
H_INIT# 17
H_LOCK# 6
H_CPURST# 6,41
H_TRDY# 6
H_HIT# 6
H_HITM# 6
TP27 TPAD30 TP27 TPAD30
TP25 TPAD30 TP25 TPAD30
TP28 TPAD30 TP28 TPAD30
TP41 TPAD30 TP41 TPAD30
TP30 TPAD30 TP30 TPAD30
TP37 TPAD30 TP37 TPAD30
TP29 TPAD30 TP29 TPAD30
TP39 TPAD30 TP39 TPAD30
TP40 TPAD30 TP40 TPAD30
TP44 TPAD30 TP44 TPAD30
TP34 TPAD30 TP34 TPAD30
TP91 TPAD30 TP91 TPAD30
CPU_PROCHOT#
H_THERMDA 21
H_THERMDC 21
PM_THRMTRIP-A# 7,17,32
CLK_CPU_BCLK 3
CLK_CPU_BCLK# 3
1D05V_S0
1 2
R125
R125
56R2J-4-GP
56R2J-4-GP
H_RS#[2..0] 6
1D05V_S0
Layout Note:
"CPU_GTLREF0"
0.5" max length.
TP95 TPAD30 TP95 TPAD30
1 2
R123
R123
68R2-GP
68R2-GP
DY
DY
1 2
R124
R124
0R2J-2-GP
0R2J-2-GP
Place testpoint on
H_IERR# with a GND
0.1" away
H_THERMDA
DY
DY
H_THERMDC
CPU_PROCHOT#_R 34
1D05V_S0
R263
R263
1KR2F-3-GP
1KR2F-3-GP TP47 TPAD30 TP47 TPAD30
2KR2F-3-GP
2KR2F-3-GP
R266
R266
1 2
1 2
1 2
C136
C136
SC2200P50V2KX-2GP
SC2200P50V2KX-2GP
Follow Demo Circuit
DY
DY
DY
DY
1 2
DY
DY
1 2
DY
DY
1 2
DY
DY
TEST1
TEST2
TEST4
C
1 2
R118 1KR2J-1-GP
R118 1KR2J-1-GP
1 2
R295 1KR2J-1-GP
R295 1KR2J-1-GP
C351 SCD1U10V2KX-4GP
C351 SCD1U10V2KX-4GP
XDP_DBRESET#
XDP_TDO
R121 1KR2J-1-GP
R121 1KR2J-1-GP
R100 54D9R2F-L1-GP
R100 54D9R2F-L1-GP
http://hobi-elektronika.net
CPU_GTLREF0
1 2
DY
DY
C352
C352
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
3D3V_S0
1D05V_S0
2 OF 4
2 OF 4
U33B
U33B
H_D#0
E22
H_D#1
H_D#2
H_D#3
H_D#4
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
H_DSTBN#0 6
H_DSTBP#0 6
H_DINV#0 6
H_DSTBN#1 6
H_DSTBP#1 6
H_DINV#1 6
TP86 TPAD30 TP86 TPAD30
TP21 TPAD30 TP21 TPAD30
TP150 TPAD30 TP150 TPAD30
CPU_SEL0 3,7
CPU_SEL1 3,7
CPU_SEL2 3,7
Net "TEST4" as short as possible,
make sure "TEST4" routing is
reference to GND and away other
noisy signals
H_D#15
H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31
TEST1
TEST2
RSVD_CPU_12
TEST4
RSVD_CPU_13
RSVD_CPU_14
D0#
F24
D1#
E26
D2#
G22
D3#
F23
D4#
G25
D5#
E25
D6#
E23
D7#
K24
D8#
G24
D9#
J24
D10#
J23
D11#
H22
D12#
F26
D13#
K22
D14#
H23
D15#
J26
DSTBN0#
H26
DSTBP0#
H25
DINV0#
N22
D16#
K25
D17#
P26
D18#
R23
D19#
L23
D20#
M24
D21#
L22
D22#
M23
D23#
P25
D24#
P23
D25#
P22
D26#
T24
D27#
R24
D28#
L25
D29#
T25
D30#
N25
D31#
L26
DSTBN1#
M26
DSTBP1#
N24
DINV1#
AD26
GTLREF
C23
TEST1
D25
TEST2
C24
TEST3
AF26
TEST4
AF1
TEST5
A26
TEST6
B22
BSEL0
B23
BSEL1
C21
BSEL2
BGA479-SKT6-GPU6
BGA479-SKT6-GPU6
62.10079.001
62.10079.001
D
DATA GRP0 DATA GRP1
DATA GRP0 DATA GRP1
MISC
MISC
H_DINV#[3..0]
H_DSTBN#[3..0]
H_DSTBP#[3..0]
H_D#[63..0]
H_D#32
Y22
D32#
D33#
D34#
D35#
D36#
D37#
D38#
D39#
D40#
D41#
D42#
DATA GRP2 DATA GRP3
DATA GRP2 DATA GRP3
D43#
D44#
D45#
D46#
D47#
DSTBN2#
DSTBP2#
DINV2#
D48#
D49#
D50#
D51#
D52#
D53#
D54#
D55#
D56#
D57#
D58#
D59#
D60#
D61#
D62#
D63#
DSTBN3#
DSTBP3#
DINV3#
COMP0
COMP1
COMP2
COMP3
DPRSTP#
DPSLP#
DPWR#
PWRGOOD
SLP#
PSI#
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
H_D#33
AB24
H_D#34
V24
H_D#35
V26
H_D#36
V23
H_D#37
T22
H_D#38
U25
H_D#39
U23
H_D#40
Y25
H_D#41
W22
H_D#42
Y23
H_D#43
W24
H_D#44
W25
H_D#45
AA23
H_D#46
AA24
H_D#47
AB25
Y26
AA26
U22
H_D#48
AE24
H_D#49
AD24
H_D#50
AA21
H_D#51
AB22
H_D#52
AB21
H_D#53
AC26
H_D#54
AD20
H_D#55
AE22
H_D#56
AF23
H_D#57
AC25
H_D#58
AE21
H_D#59
AD21
H_D#60
AC22
H_D#61
AD23
H_D#62
AF22
H_D#63
AC23
AE25
AF24
AC20
COMP0
R26
U26
AA1
Y1
E5
B5
D24
D6
D7
AE6
R105 27D4R2F-L1-GP R105 27D4R2F-L1-GP
COMP1
R104 54D9R2F-L1-GP R104 54D9R2F-L1-GP
COMP2
R98 27D4R2F-L1-GP R98 27D4R2F-L1-GP
COMP3
R99 54D9R2F-L1-GP R99 54D9R2F-L1-GP
Layout Note:
Comp0, 2 connect with Zo=27.4 ohm, make
trace length shorter than 0.5" .
Comp1, 3 connect with Zo=55 ohm, make
trace length shorter than 0.5" .
H_DINV#[3..0] 6
H_DSTBN#[3..0] 6
H_DSTBP#[3..0] 6
H_D#[63..0] 6
H_DSTBN#2 6
H_DSTBP#2 6
H_DINV#2 6
H_DSTBN#3 6
H_DSTBP#3 6
H_DINV#3 6
1 2
1 2
1 2
1 2
H_DPRSTP# 7,17,34
H_DPSLP# 17
H_DPWR# 6
H_PWRGD 17,32,41
H_CPUSLP# 6
PSI# 34
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
CPU (1 of 2)
CPU (1 of 2)
CPU (1 of 2)
Cathedral Peak
Cathedral Peak
Cathedral Peak
E
SB
SB
44 2 Monday, March 10, 2008
44 2 Monday, March 10, 2008
44 2 Monday, March 10, 2008
SB
A
G5
G5
1 2
GAP-CLOSE-PWR-2U
GAP-CLOSE-PWR-2U
C114
C114
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
H_VID[6..0] 34
VCC_CORE
1 2
1 2
VCC_CORE
CAP
CAP
VCC_CORE
CAP
CAP
1 2
R77
R77
100R2F-L1-GP-U
100R2F-L1-GP-U
R88
R88
100R2F-L1-GP-U
100R2F-L1-GP-U
AB20
AB7
AC7
AC9
AC12
AC13
AC15
AC17
AC18
AD7
AD9
AD10
AD12
AD14
AD15
AD17
AD18
AE9
AE10
AE12
AE13
AE15
AE17
AE18
AE20
AF9
AF10
AF12
AF14
AF15
AF17
AF18
AF20
G21
V6
J6
K6
M6
J21
K21
M21
N21
N6
R21
R6
T21
T6
V21
W21
B26
C26
AD6
AF5
AE5
AF4
AE3
AF3
AE2
AF7
AE7
VCC_CORE
VCCP_1D05
H_VID0
H_VID1
H_VID2
H_VID3
H_VID4
H_VID5
H_VID6
1 2
VCC_CORE
4 4
3 3
AA10
AA12
2 2
1 1
AA13
AA15
AA17
AA18
AA20
AC10
AB10
AB12
AB14
AB15
AB17
AB18
U33C
U33C
A7
VCC
A9
VCC
A10
VCC
A12
VCC
A13
VCC
A15
VCC
A17
VCC
A18
VCC
A20
VCC
B7
VCC
B9
VCC
B10
VCC
B12
VCC
B14
VCC
B15
VCC
B17
VCC
B18
VCC
B20
VCC
C9
VCC
C10
VCC
C12
VCC
C13
VCC
C15
VCC
C17
VCC
C18
VCC
D9
VCC
D10
VCC
D12
VCC
D14
VCC
D15
VCC
D17
VCC
D18
VCC
E7
VCC
E9
VCC
E10
VCC
E12
VCC
E13
VCC
E15
VCC
E17
VCC
E18
VCC
E20
VCC
F7
VCC
F9
VCC
F10
VCC
F12
VCC
F14
VCC
F15
VCC
F17
VCC
F18
VCC
F20
VCC
AA7
VCC
AA9
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
AB9
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
BGA479-SKT6-GPU6
BGA479-SKT6-GPU6
62.10079.001
62.10079.001
3 OF 4
3 OF 4
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCP
VCCA
VCCA
VID0
VID1
VID2
VID3
VID4
VID5
VID6
VCCSENSE
VSSSENSE
B
1 2
1 2
C86
C86
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
CAP
CAP
1 2
1 2
C123
C123
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
CAP
CAP
1D05V_S0
C100
C100
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D5V_VCCA_S0
VCC_CORE
1 2
C120
C120
C102
C102
layout note: "1D5V_VCCA_S0"
as short as possible
Layout Note:
VCCSENSE and VSSSENSE lines
should be of equal length.
Layout Note:
Provide a test point (with
no stub) to connect a
differential probe
between VCCSENSE and
VSSSENSE at the location
where the two 54.9ohm
resistors terminate the
55 ohm transmission line.
1 2
C122
C122
C88
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
CAP
CAP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
CAP
CAP
1 2
C88
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
CAP
CAP
1 2
1 2
C135
C135
C93
C93
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
CAP
CAP
1 2
C421
C421
C427
C427
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
VCC_SENSE 34
VSS_SENSE 34
1 2
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
1 2
C380
C380
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
CAP
CAP
CAP
CAP
L11
L11
1 2
PBY160808T-121Y-GP
PBY160808T-121Y-GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
68.00206.021
68.00206.021
C90
C90
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
1 2
C375
C375
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
1 2
C130
C130
C124
C124
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
1 2
1 2
C381
C381
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
DY
DY
1D5V_S0
1 2
C89
C89
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
1 2
C70
C70
C374
C374
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
DY
DY
1D05V_S0
C
1 2
1 2
C106
C106
C94
C94
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1 2
1 2
C101
C101
C104
C104
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
VCC_CORE
1 2
3 4
1 2
1 2
C71
C71
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
DY
DY
1 2
1 2
C108
C108
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SB
TC9
TC9
ST900U2D5VM-GP
ST900U2D5VM-GP
77.E9071.001
77.E9071.001
NEC
NEC
1 2
C103
C103
C105
C105
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1 2
C110
C110
C112
C112
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
1 2
1 2
C98
C98
C95
C95
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
1 2
C99
C99
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
DY
DY
D
C433
C433
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
TP22
TP22
TPAD30
TPAD30
U33D
U33D
A4
VSS
A8
VSS
A11
VSS
A14
VSS
A16
VSS
A19
VSS
A23
VSS
AF2
VSS
B6
VSS
B8
VSS
B11
VSS
B13
VSS
B16
VSS
B19
VSS
B21
VSS
B24
VSS
C5
VSS
C8
VSS
C11
VSS
C14
VSS
C16
VSS
C19
VSS
C2
VSS
C22
VSS
C25
VSS
D1
VSS
D4
VSS
D8
VSS
D11
VSS
D13
VSS
D16
VSS
D19
VSS
D23
VSS
D26
VSS
E3
VSS
E6
VSS
E8
VSS
E11
VSS
E14
VSS
E16
VSS
E19
VSS
E21
VSS
E24
VSS
F5
VSS
F8
VSS
F11
VSS
F13
VSS
F16
VSS
F19
VSS
F2
VSS
F22
VSS
F25
VSS
G4
VSS
G1
VSS
G23
VSS
G26
VSS
H3
VSS
H6
VSS
H21
VSS
H24
VSS
J2
VSS
J5
VSS
J22
VSS
J25
VSS
K1
VSS
K4
VSS
K23
VSS
K26
VSS
L3
VSS
L6
VSS
L21
VSS
L24
VSS
M2
VSS
M5
VSS
M22
VSS
M25
VSS
N1
VSS
N4
VSS
N23
VSS
N26
VSS
P3
VSS
BGA479-SKT6-GPU6
BGA479-SKT6-GPU6
62.10079.001
62.10079.001
4 OF 4
4 OF 4
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
E
P6
P21
P24
R2
R5
R22
R25
T1
T4
T23
T26
U3
U6
U21
U24
V2
V5
V22
V25
W1
W4
W23
W26
Y3
Y6
Y21
Y24
AA2
AA5
AA8
AA11
AA14
AA16
AA19
AA22
AA25
AB1
AB4
AB8
AB11
AB13
AB16
AB19
AB23
AB26
AC3
AC6
AC8
AC11
AC14
AC16
AC19
AC21
AC24
AD2
AD5
AD8
AD11
AD13
AD16
AD19
AD22
AD25
AE1
AE4
AE8
AE11
AE14
AE16
AE19
AE23
AE26
A2
AF6
AF8
AF11
AF13
AF16
AF19
AF21
A25
AF25
TPAD30
TPAD30
TP24
TP24
TPAD30
TPAD30
TP26
TP26
TP94
TP94
TPAD30
TPAD30
TP151
TP151
TPAD30
TPAD30
TP23
TP23
TPAD30
TPAD30
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A
B
http://hobi-elektronika.net
C
D
Date: Sheet of
Date: Sheet of
Date: Sheet of
CPU (2 of 2)
CPU (2 of 2)
CPU (2 of 2)
Cathedral Peak
Cathedral Peak
Cathedral Peak
SB
SB
54 2 Monday, March 10, 2008
54 2 Monday, March 10, 2008
54 2 Monday, March 10, 2008
E
SB
5
H_SWING
1D05V_S0
1 2
R317
R317
221R2F-2-GP
221R2F-2-GP
1 2
R316
R316
100R2F-L1-GP-U
100R2F-L1-GP-U
H_RCOMP
D D
H_SWING routing Trace width and
Spacing use 10 / 20 mil
H_SWING Resistors and
Capacitors close MCH
500 mil ( MAX )
1 2
C450
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C C
H_RCOMP routing Trace width and
Spacing use 10 / 20 mil
C450
1 2
R312
R312
24D9R2F-L-GP
24D9R2F-L-GP
Place them near to the chip ( < 0.5")
B B
1D05V_S0
R322
R322
1KR2F-3-GP
1KR2F-3-GP
1 2
1 2
R318
R318
2KR2F-3-GP
2KR2F-3-GP
4
H_AVREF
H_D#[63..0]
H_CPURST# 4,41
H_CPUSLP# 4
1 2
C455
C455
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
H_D#0
H_D#1
H_D#2
H_D#3
H_D#4
H_D#5
H_D#6
H_D#7
H_D#8
H_D#9
H_D#10
H_D#11
H_D#12
H_D#13
H_D#14
H_D#15
H_D#16
H_D#17
H_D#18
H_D#19
H_D#20
H_D#21
H_D#22
H_D#23
H_D#24
H_D#25
H_D#26
H_D#27
H_D#28
H_D#29
H_D#30
H_D#31
H_D#32
H_D#33
H_D#34
H_D#35
H_D#36
H_D#37
H_D#38
H_D#39
H_D#40
H_D#41
H_D#42
H_D#43
H_D#44
H_D#45
H_D#46
H_D#47
H_D#48
H_D#49
H_D#50
H_D#51
H_D#52
H_D#53
H_D#54
H_D#55
H_D#56
H_D#57
H_D#58
H_D#59
H_D#60
H_D#61
H_D#62
H_D#63
H_SWING
H_RCOMP
M11
N12
P13
N10
AD14
Y10
Y12
Y14
AA8
AA13
AA9
AA11
AD11
AD10
AD13
AE12
AE9
AA2
AD8
AA3
AD3
AD7
AE14
AF3
AC1
AE3
AC3
AE11
AE8
AG2
AD6
C12
E11
A11
B11
F2
G8
F8
E6
G2
H6
H2
F6
D4
H3
M9
J1
J2
J6
P2
L2
R2
N9
L6
M5
J3
N2
R1
N5
N6
N8
L7
M3
Y3
Y6
Y7
W2
Y9
C5
E3
H_D#[63..0] 4
3
U35A
U35A
H_D#_0
H_D#_1
H_D#_2
H_D#_3
H_D#_4
H_D#_5
H_D#_6
H_D#_7
H_D#_8
H_D#_9
H_D#_10
H_D#_11
H_D#_12
H_D#_13
H_D#_14
H_D#_15
H_D#_16
H_D#_17
H_D#_18
H_D#_19
H_D#_20
H_D#_21
H_D#_22
H_D#_23
H_D#_24
H_D#_25
H_D#_26
H_D#_27
H_D#_28
H_D#_29
H_D#_30
H_D#_31
H_D#_32
H_D#_33
H_D#_34
H_D#_35
H_D#_36
H_D#_37
H_D#_38
H_D#_39
H_D#_40
H_D#_41
H_D#_42
H_D#_43
H_D#_44
H_D#_45
H_D#_46
H_D#_47
H_D#_48
H_D#_49
H_D#_50
H_D#_51
H_D#_52
H_D#_53
H_D#_54
H_D#_55
H_D#_56
H_D#_57
H_D#_58
H_D#_59
H_D#_60
H_D#_61
H_D#_62
H_D#_63
H_SWING
H_RCOMP
H_CPURST#
H_CPUSLP#
H_AVREF
H_DVREF
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
HOST
HOST
1 OF 10
1 OF 10
H_A#_3
H_A#_4
H_A#_5
H_A#_6
H_A#_7
H_A#_8
H_A#_9
H_A#_10
H_A#_11
H_A#_12
H_A#_13
H_A#_14
H_A#_15
H_A#_16
H_A#_17
H_A#_18
H_A#_19
H_A#_20
H_A#_21
H_A#_22
H_A#_23
H_A#_24
H_A#_25
H_A#_26
H_A#_27
H_A#_28
H_A#_29
H_A#_30
H_A#_31
H_A#_32
H_A#_33
H_A#_34
H_A#_35
H_ADS#
H_ADSTB#_0
H_ADSTB#_1
H_BNR#
H_BPRI#
H_BREQ#
H_DEFER#
H_DBSY#
HPLL_CLK
HPLL_CLK#
H_DPWR#
H_DRDY#
H_HIT#
H_HITM#
H_LOCK#
H_TRDY#
H_DINV#_0
H_DINV#_1
H_DINV#_2
H_DINV#_3
H_DSTBN#_0
H_DSTBN#_1
H_DSTBN#_2
H_DSTBN#_3
H_DSTBP#_0
H_DSTBP#_1
H_DSTBP#_2
H_DSTBP#_3
H_REQ#_0
H_REQ#_1
H_REQ#_2
H_REQ#_3
H_REQ#_4
H_RS#_0
H_RS#_1
H_RS#_2
A14
C15
F16
H13
C18
M16
J13
P16
R16
N17
M13
E17
P17
F17
G20
B19
J16
E20
H16
J20
L17
A17
B17
L16
C21
J17
H20
B18
K17
B20
F21
K21
L20
H12
B16
G17
A9
F11
G12
E9
B10
AH7
AH6
J11
F9
H9
E12
H11
C9
J8
L3
Y13
Y1
L10
M7
AA5
AE6
L9
M8
AA6
AE5
B15
K13
F13
B13
B14
B6
F12
C8
H_A#3
H_A#4
H_A#5
H_A#6
H_A#7
H_A#8
H_A#9
H_A#10
H_A#11
H_A#12
H_A#13
H_A#14
H_A#15
H_A#16
H_A#17
H_A#18
H_A#19
H_A#20
H_A#21
H_A#22
H_A#23
H_A#24
H_A#25
H_A#26
H_A#27
H_A#28
H_A#29
H_A#30
H_A#31
H_A#32
H_A#33
H_A#34
H_A#35
H_DINV#0
H_DINV#1
H_DINV#2
H_DINV#3
H_DSTBN#0
H_DSTBN#1
H_DSTBN#2
H_DSTBN#3
H_DSTBP#0
H_DSTBP#1
H_DSTBP#2
H_DSTBP#3
H_REQ#0
H_REQ#1
H_REQ#2
H_REQ#3
H_REQ#4
H_RS#0
H_RS#1
H_RS#2
2
H_A#[35..3]
H_ADS# 4
H_ADSTB#0 4
H_ADSTB#1 4
H_BNR# 4
H_BPRI# 4
H_BREQ#0 4
H_DEFER# 4
H_DBSY# 4
CLK_MCH_BCLK 3
CLK_MCH_BCLK# 3
H_DPWR# 4
H_DRDY# 4
H_HIT# 4
H_HITM# 4
H_LOCK# 4
H_TRDY# 4
H_DINV#[3..0]
H_DSTBN#[3..0]
H_DSTBP#[3..0]
1
H_A#[35..3] 4
H_DINV#[3..0] 4
H_DSTBN#[3..0] 4
H_DSTBP#[3..0] 4
H_REQ#[4..0] 4
H_RS#[2..0] 4
A A
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Cantiga (1 of 6)
Cantiga (1 of 6)
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
5
4
http://hobi-elektronika.net
3
2
Date: Sheet of
Date: Sheet of
Date: Sheet of
Cantiga (1 of 6)
Cathedral Peak
Cathedral Peak
Cathedral Peak
1
SB
SB
64 2 Monday, March 10, 2008
64 2 Monday, March 10, 2008
64 2 Monday, March 10, 2008
SB
5
1D8V_S3
1 2
R339
R339
1KR2F-3-GP
1KR2F-3-GP
D D
1 2
R338
R338
3K01R2F-3-GP
3K01R2F-3-GP
1 2
R334
R334
1KR2F-3-GP
1KR2F-3-GP
1 2
C475
C475
SCD01U16V2KX-3 GP
SCD01U16V2KX-3 GP
1 2
C472
C472
SCD01U16V2KX-3 GP
SCD01U16V2KX-3 GP
SM_RCOMP_VOH
1 2
C477
C477
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SM_RCOMP_VOL
1 2
C470
C470
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
layout take note
1D8V_S3
1 2
R331
R331
80D6R2F-L-GP
80D6R2F-L-GP
M_RCOMPP
M_RCOMPN
1 2
R330
R330
80D6R2F-L-GP
RN32
RN32
4
SRN10KJ-5-GP
SRN10KJ-5-GP
CFG19
CFG20
CFG5
CFG6
CFG7
CFG9
CFG10
CFG12
CFG13
CFG16
1
2 3
3D3V_S0
80D6R2F-L-GP
VGATE_PWRGD 18,34
PWROK 18,32
PM_SYNC# 18
H_DPRSTP# 4,17,34
PLT_RST1# 18,25,27,30,31
PM_THRMTRIP-A# 4,17,32
R353 0R0402-PAD R353 0R0402-PAD
SB
PM_DPRSLPVR 18,34
C C
3D3V_S0
R207 4K02R2F-GP
R207 4K02R2F-GP
1 2
DY
DY
R208 4K02R2F-GP
R208 4K02R2F-GP
1 2
DY
DY
R345 2K21R2F-GP
R345 2K21R2F-GP
1 2
DY
DY
R186 2K21R2F-GP
R186 2K21R2F-GP
1 2
DY
DY
R188 2K21R2F-GP
R188 2K21R2F-GP
1 2
DY
DY
R332 2K21R2F-GP
R332 2K21R2F-GP
1 2
DY
DY
R336 2K21R2F-GP
R336 2K21R2F-GP
1 2
DY
DY
R190 2K21R2F-GP
R190 2K21R2F-GP
1 2
DY
DY
R185 2K21R2F-GP
R185 2K21R2F-GP
1 2
DY
DY
B B
R189 2K21R2F-GP
R189 2K21R2F-GP
1 2
DY
DY
PM_EXTTS#0
PM_EXTTS#1
R354 0R2J-2-GP
R354 0R2J-2-GP
1 2
1 2
1 2
R140 300R2F-GP R140 300R2F-GP
SC100P50V2JN-3GP
SC100P50V2JN-3GP
CPU_SEL0 3,4
CPU_SEL1 3,4
CPU_SEL2 3,4
DY
DY
C165
C165
1 2
DY
DY
CFG5
CFG6
CFG7
CFG9
CFG10
CFG12
CFG13
CFG16
CFG19
CFG20
PM_SYNC#
H_DPRSTP#
PM_EXTTS#0
PM_EXTTS#1
PWROK_GD
RSTIN#
PM_THRMTRIP-A#
PM_DPRSLPVR
U35B
U35B
M36
RESERVED#M36
N36
RESERVED#N36
R33
RESERVED#R33
T33
RESERVED#T33
AH9
RESERVED#AH9
AH10
RESERVED#AH10
AH12
RESERVED#AH12
AH13
RESERVED#AH13
K12
RESERVED#K12
AL34
RESERVED#AL34
AK34
RESERVED#AK34
AN35
RESERVED#AN35
AM35
RESERVED#AM35
T24
RESERVED#T24
B31
RESERVED#B31
B2
RESERVED#B2
M1
RESERVED#M1
AY21
RESERVED#AY21
BG23
RESERVED#BG23
BF23
RESERVED#BF23
BH18
RESERVED#BH18
BF18
RESERVED#BF18
T25
CFG_0
R25
CFG_1
P25
CFG_2
P20
CFG_3
P24
CFG_4
C25
CFG_5
N24
CFG_6
M24
CFG_7
E21
CFG_8
C23
CFG_9
C24
CFG_10
N21
CFG_11
P21
CFG_12
T21
CFG_13
R20
CFG_14
M20
CFG_15
L21
CFG_16
H21
CFG_17
P29
CFG_18
R28
CFG_19
T28
CFG_20
R29
PM_SYNC#
B7
PM_DPRSTP#
N33
PM_EXT_TS#_0
P32
PM_EXT_TS#_1
AT40
PWROK
AT11
RSTIN#
T20
THERMTRIP#
R32
DPRSLPVR
BG48
NC#BG48
BF48
NC#BF48
BD48
NC#BD48
BC48
NC#BC48
BH47
NC#BH47
BG47
NC#BG47
BE47
NC#BE47
BH46
NC#BH46
BF46
NC#BF46
BG45
NC#BG45
BH44
NC#BH44
BH43
NC#BH43
BH6
NC#BH6
BH5
NC#BH5
BG4
NC#BG4
BH3
NC#BH3
BF3
NC#BF3
BH2
NC#BH2
BG2
NC#BG2
BE2
NC#BE2
BG1
NC#BG1
BF1
NC#BF1
BD1
NC#BD1
BC1
NC#BC1
F1
NC#F1
A47
NC#A47
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
4
2 OF 10
2 OF 10
AP24
AT21
AV24
AU20
AR24
AR21
AU24
AV20
BC28
AY28
AY36
BB36
BA17
AY16
AV16
AR13
BD17
AY17
BF15
AY13
BG22
BH21
BF28
BH28
AV42
AR36
BF17
BC36
DREFCLK
B38
DREFCLK#
A38
DREFSSCLK
E41
DREFSSCLK#
F41
F43
E43
AE41
AE37
AE47
AH39
AE40
AE38
AE48
AH40
AE35
AE43
AE46
AH42
AD35
AE44
AF46
AH43
B33
B32
G33
F33
E33
C34
AH37
AH36
CLPWROK_MCH
AN36
AJ35
MCH_CLVREF
AH34
N28
M28
G36
E36
K36
H36
B12
B28
B30
B29
C29
A28
M_CLK_DDR0 12
M_CLK_DDR1 12
M_CLK_DDR2 13
M_CLK_DDR3 13
M_CLK_DDR#0 12
M_CLK_DDR#1 12
M_CLK_DDR#2 13
M_CLK_DDR#3 13
M_CKE0 12
M_CKE1 12
M_CKE2 13
M_CKE3 13
M_CS0# 12
M_CS1# 12
M_CS2# 13
M_CS3# 13
M_ODT0 12
M_ODT1 12
M_ODT2 13
M_ODT3 13
M_RCOMPP
M_RCOMPN
SM_RCOMP_VOH
SM_RCOMP_VOL
SM_REXT
TP_SM_DRAMRST#
DMI_TXN0
DMI_TXN1
DMI_TXN2
DMI_TXN3
DMI_TXP0
DMI_TXP1
DMI_TXP2
DMI_TXP3
DMI_RXN0
DMI_RXN1
DMI_RXN2
DMI_RXN3
DMI_RXP0
DMI_RXP1
DMI_RXP2
DMI_RXP3
GFX_VID0
GFX_VID1
GFX_VID2
GFX_VID3
GFX_VID4
GFXVR_EN
SA
TP115TPAD30 TP115TPAD30
MCH_TSATN#
SA
R328
R328
1 2
TP12 0TPAD30 TP12 0TPAD30
DREFCLK 3
DREFCLK# 3
DREFSSCLK 3
DREFSSCLK# 3
CLK_MCH_3GPLL 3
CLK_MCH_3GPLL# 3
DMI_TXN0 18
DMI_TXN1 18
DMI_TXN2 18
DMI_TXN3 18
DMI_TXP0 18
DMI_TXP1 18
DMI_TXP2 18
DMI_TXP3 18
DMI_RXN0 18
DMI_RXN1 18
DMI_RXN2 18
DMI_RXN3 18
DMI_RXP0 18
DMI_RXP1 18
DMI_RXP2 18
DMI_RXP3 18
GFXVR_EN 38
R352
R352
1 2
0R0402-PAD
0R0402-PAD
CLK_MCH_OE# 3
MCH_ICH_SYNC# 18
TP110TPAD30 TP110TPAD30
MCH_TSATN#
SA_CK_0
SA_CK_1
SB_CK_0
SB_CK_1
SA_CK#_0
SA_CK#_1
SB_CK#_0
SB_CK#_1
SA_CKE_0
SA_CKE_1
SB_CKE_0
RSVD
RSVD
SB_CKE_1
SA_CS#_0
SA_CS#_1
SB_CS#_0
SB_CS#_1
SA_ODT_0
SA_ODT_1
SB_ODT_0
SB_ODT_1
SM_RCOMP
SM_RCOMP#
SM_RCOMP_VOH
SM_RCOMP_VOL
SM_VREF
SM_PWROK
SM_REXT
SM_DRAMRST#
DDR CLK/ CONTROL/COMPENSATION
DDR CLK/ CONTROL/COMPENSATION
DPLL_REF_CLK
DPLL_REF_CLK#
DPLL_REF_SSCLK
DPLL_REF_SSCLK#
PEG_CLK
PEG_CLK#
CLK
CLK
DMI_RXN_0
DMI_RXN_1
DMI_RXN_2
DMI_RXN_3
DMI_RXP_0
DMI_RXP_1
DMI_RXP_2
DMI_RXP_3
DMI_TXN_0
DMI_TXN_1
CFG
CFG
PM
PM
NC
NC
DMI_TXN_2
DMI_TXN_3
DMI
DMI
DMI_TXP_0
DMI_TXP_1
DMI_TXP_2
DMI_TXP_3
GFX_VID_0
GFX_VID_1
GFX_VID_2
GFX_VID_3
GFX_VID_4
GFX_VR_EN
GRAPHICS VID
GRAPHICS VID
CL_CLK
CL_DATA
CL_PWROK
CL_RST#
ME HDA
ME HDA
CL_VREF
DDPC_CTRLCLK
DDPC_CTRLDATA
SDVO_CTRLCLK
SDVO_CTRLDATA
CLKREQ#
ICH_SYNC#
MISC
MISC
TSATN#
HDA_BCLK
HDA_RST#
HDA_SDI
HDA_SDO
HDA_SYNC
499R2F-2-GP
499R2F-2-GP
GFX_VID[4..0] 38
CL_CLK0 18
CL_DATA0 18
PWROK 18,32
CL_RST#0 18
1D05V_S0
3
DDR_VREF_S3
1 2
C270
C270
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
R324
R324
56R2J-4-GP
56R2J-4-GP
C487
C487
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D05V_S0
1 2
1 2
1 2
GMCH_BL_ON 30
CLK_DDC_EDID 14
DAT_DDC_EDID 14
GMCH_LCDVDD_ON 14
GMCH_BLUE 15
GMCH_GREEN 15
GMCH_RED 15
GMCH_DDCCLK 15
GMCH_DDCDATA 15
GMCH_HSYNC 15
GMCH_VSYNC 15
R355
R355
1KR2F-3-GP
1KR2F-3-GP
R356
R356
511R2F-2-GP
511R2F-2-GP
FOR Cantiga:500 ohm
Teenah: 392 ohm
GMCH_LCDVDD_ON
GMCH_BL_ON
GFXVR_EN
LIBG
L_BKLTCTL 14
GMCH_BL_ON
TP119 TPAD30 TP119 TPAD30
TP118 TPAD30 TP118 TPAD30
GMCH_LCDVDD_ON
TP121 TPAD30 TP121 TPAD30
GMCH_TXACLK- 14
GMCH_TXACLK+ 14
GMCH_TXBCLK- 14
GMCH_TXBCLK+ 14
GMCH_TXAOUT0- 14
GMCH_TXAOUT1- 14
GMCH_TXAOUT2- 14
GMCH_TXAOUT0+ 14
GMCH_TXAOUT1+ 14
GMCH_TXAOUT2+ 14
GMCH_TXBOUT0- 14
GMCH_TXBOUT1- 14
GMCH_TXBOUT2- 14
GMCH_TXBOUT0+ 14
GMCH_TXBOUT1+ 14
GMCH_TXBOUT2+ 14
TVA_DAC
TVB_DAC
TVC_DAC
GMCH_BLUE
GMCH_GREEN
GMCH_RED
GMCH_DDCCLK
GMCH_DDCDATA
1 2
R213 33R2F-3-GP R213 33R2F-3-GP
1 2
R211 33R2F-3-GP R211 33R2F-3-GP
1 2
R347 1K02R2F-1-GP R347 1K02R2F-1-GP
FOR Cantiga: 1.02k_1% ohm
Teenah: 1.3k ohm
CRT_IREF routing Trace
width use 20 mil
RN63
RN63
1
2
3
4 5
SRN100KJ-8-GP
SRN100KJ-8-GP
R216
R216
1 2
2K37R2F-GP
2K37R2F-GP
L_BKLTCTL
LCTLA_CLK
LCTLB_DATA
CLK_DDC_EDID
DAT_DDC_EDID
LIBG
L_LVBG
GMCH_HS
GMCH_VS
CRT_IREF
8
7
6
U35C
U35C
L32
L_BKLT_CTRL
G32
L_BKLT_EN
M32
L_CTRL_CLK
M33
L_CTRL_DATA
K33
L_DDC_CLK
J33
L_DDC_DATA
M29
L_VDD_EN
C44
LVDS_IBG
B43
LVDS_VBG
E37
LVDS_VREFH
E38
LVDS_VREFL
C41
LVDSA_CLK#
C40
LVDSA_CLK
B37
LVDSB_CLK#
A37
LVDSB_CLK
H47
LVDSA_DATA#_0
E46
LVDSA_DATA#_1
G40
LVDSA_DATA#_2
A40
LVDSA_DATA#_3
H48
LVDSA_DATA_0
D45
LVDSA_DATA_1
F40
LVDSA_DATA_2
B40
LVDSA_DATA_3
A41
LVDSB_DATA#_0
H38
LVDSB_DATA#_1
G37
LVDSB_DATA#_2
J37
LVDSB_DATA#_3
B42
LVDSB_DATA_0
G38
LVDSB_DATA_1
F37
LVDSB_DATA_2
K37
LVDSB_DATA_3
F25
TVA_DAC
H25
TVB_DAC
K25
TVC_DAC
H24
TV_RTN
C31
TV_DCONSEL_0
E32
TV_DCONSEL_1
E28
CRT_BLUE
G28
CRT_GREEN
J28
CRT_RED
G29
CRT_IRTN
H32
CRT_DDC_CLK
J32
CRT_DDC_DATA
J29
CRT_HSYNC
E29
CRT_TVO_IREF
L29
CRT_VSYNC
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
2
GMCH_BLUE
GMCH_GREEN
GMCH_RED
TVA_DAC
TVB_DAC
TVC_DAC
3 OF 10
3 OF 10
T37
PEG_COMPI
T36
PEG_COMPO
H44
PEG_RX#_0
J46
PEG_RX#_1
L44
PEG_RX#_2
L40
PEG_RX#_3
N41
PEG_RX#_4
P48
PEG_RX#_5
N44
PEG_RX#_6
T43
PEG_RX#_7
U43
PEG_RX#_8
Y43
PEG_RX#_9
Y48
PEG_RX#_10
Y36
PEG_RX#_11
PEG_RX#_12
PEG_RX#_13
PEG_RX#_14
PEG_RX#_15
PEG_RX_0
PEG_RX_1
PEG_RX_2
PEG_RX_3
PEG_RX_4
PEG_RX_5
PEG_RX_6
PEG_RX_7
PEG_RX_8
PEG_RX_9
PEG_RX_10
PEG_RX_11
PEG_RX_12
PEG_RX_13
PEG_RX_14
PEG_RX_15
PEG_TX#_0
PEG_TX#_1
PEG_TX#_2
PEG_TX#_3
PEG_TX#_4
PEG_TX#_5
PEG_TX#_6
PEG_TX#_7
PEG_TX#_8
PEG_TX#_9
PEG_TX#_10
PEG_TX#_11
PEG_TX#_12
PEG_TX#_13
PEG_TX#_14
PEG_TX#_15
PEG_TX_0
PEG_TX_1
PEG_TX_2
PEG_TX_3
PEG_TX_4
PEG_TX_5
PEG_TX_6
PEG_TX_7
PEG_TX_8
PEG_TX_9
PEG_TX_10
PEG_TX_11
PEG_TX_12
PEG_TX_13
PEG_TX_14
PEG_TX_15
RN62
RN62
8
7
6
45
3
2
1
3D3V_S0
AA43
AD37
AC47
AD39
H43
J44
L43
L41
N40
P47
N43
T42
U42
Y42
W47
Y37
AA42
AD36
AC48
AD40
J41
M46
M47
M40
M42
R48
N38
T40
U37
U40
Y40
AA46
AA37
AA40
AD43
AC46
J42
L46
M48
M39
M43
R47
N37
T39
U36
U39
Y39
Y46
AA36
AA39
AD42
AD46
LVDS
LVDS
TV VGA
TV VGA
PCI-EXPRESS GRAPHICS
PCI-EXPRESS GRAPHICS
R201
R201
1 2
150R2F-1-GP
150R2F-1-GP
R202
R202
1 2
150R2F-1-GP
150R2F-1-GP
R200
R200
1 2
150R2F-1-GP
150R2F-1-GP
1
2
3
4 5
SRN75J-1-GP
SRN75J-1-GP
RN33
LCTLB_DATA
LCTLA_CLK
CLK_MCH_OE#
RN33
6
7
8
SRN10KJ-6-GP
SRN10KJ-6-GP
1
1D05V_S0
R214
R214
PEG_CMP
1 2
49D9R2F-GP
49D9R2F-GP
Close to GMCH as 500 mils.
Pin Name Strap Description Configuration
A A
CFG20
Digital DisplayPort
(SDVO/DP/HDMI)
Concurrent with
PCIE
5
Low = Only digital DisplayPort
(SDVO/DP/HDMI) or
PCIE is operational (default)
High = Digital DisplayPort
(SDVO/DP/HDMI) and
PCIE are operating simultaneously via the PEG port
4
http://hobi-elektronika.net
3
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
2
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
Cantiga (2 of 6)
Cantiga (2 of 6)
Cantiga (2 of 6)
Cathedral Peak
Cathedral Peak
Cathedral Peak
1
SB
SB
SB
of
74 2 Monday, March 10, 2008
of
74 2 Monday, March 10, 2008
of
74 2 Monday, March 10, 2008
5
U35D
M_A_DQ[63..0] 12
D D
C C
B B
M_A_DQ[63..0]
M_A_DQ0
M_A_DQ1
M_A_DQ2
M_A_DQ3
M_A_DQ4
M_A_DQ5
M_A_DQ6
M_A_DQ7
M_A_DQ8
M_A_DQ9
M_A_DQ10
M_A_DQ11
M_A_DQ12
M_A_DQ13
M_A_DQ14
M_A_DQ15
M_A_DQ16
M_A_DQ17
M_A_DQ18
M_A_DQ19
M_A_DQ20
M_A_DQ21
M_A_DQ22
M_A_DQ23
M_A_DQ24
M_A_DQ25
M_A_DQ26
M_A_DQ27
M_A_DQ28
M_A_DQ29
M_A_DQ30
M_A_DQ31
M_A_DQ32
M_A_DQ33
M_A_DQ34
M_A_DQ35
M_A_DQ36
M_A_DQ37
M_A_DQ38
M_A_DQ39
M_A_DQ40
M_A_DQ41
M_A_DQ42
M_A_DQ43
M_A_DQ44
M_A_DQ45
M_A_DQ46
M_A_DQ47
M_A_DQ48
M_A_DQ49
M_A_DQ50
M_A_DQ51
M_A_DQ52
M_A_DQ53
M_A_DQ54
M_A_DQ55
M_A_DQ56
M_A_DQ57
M_A_DQ58
M_A_DQ59
M_A_DQ60
M_A_DQ61
M_A_DQ62
M_A_DQ63
U35D
AJ38
SA_DQ_0
AJ41
SA_DQ_1
AN38
SA_DQ_2
AM38
SA_DQ_3
AJ36
SA_DQ_4
AJ40
SA_DQ_5
AM44
SA_DQ_6
AM42
SA_DQ_7
AN43
SA_DQ_8
AN44
SA_DQ_9
AU40
SA_DQ_10
AT38
SA_DQ_11
AN41
SA_DQ_12
AN39
SA_DQ_13
AU44
SA_DQ_14
AU42
SA_DQ_15
AV39
SA_DQ_16
AY44
SA_DQ_17
BA40
SA_DQ_18
BD43
SA_DQ_19
AV41
SA_DQ_20
AY43
SA_DQ_21
BB41
SA_DQ_22
BC40
SA_DQ_23
AY37
SA_DQ_24
BD38
SA_DQ_25
AV37
SA_DQ_26
AT36
SA_DQ_27
AY38
SA_DQ_28
BB38
SA_DQ_29
AV36
SA_DQ_30
AW36
SA_DQ_31
BD13
SA_DQ_32
AU11
SA_DQ_33
BC11
SA_DQ_34
BA12
SA_DQ_35
AU13
SA_DQ_36
AV13
SA_DQ_37
BD12
SA_DQ_38
BC12
SA_DQ_39
BB9
SA_DQ_40
BA9
SA_DQ_41
AU10
SA_DQ_42
AV9
SA_DQ_43
BA11
SA_DQ_44
BD9
SA_DQ_45
AY8
SA_DQ_46
BA6
SA_DQ_47
AV5
SA_DQ_48
AV7
SA_DQ_49
AT9
SA_DQ_50
AN8
SA_DQ_51
AU5
SA_DQ_52
AU6
SA_DQ_53
AT5
SA_DQ_54
AN10
SA_DQ_55
AM11
SA_DQ_56
AM5
SA_DQ_57
AJ9
SA_DQ_58
AJ8
SA_DQ_59
AN12
SA_DQ_60
AM13
SA_DQ_61
AJ11
SA_DQ_62
AJ12
SA_DQ_63
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
4 OF 10
4 OF 10
SA_BS_0
SA_BS_1
SA_BS_2
SA_RAS#
SA_CAS#
SA_WE#
SA_DM_0
SA_DM_1
SA_DM_2
SA_DM_3
SA_DM_4
SA_DM_5
SA_DM_6
SA_DM_7
SA_DQS_0
SA_DQS_1
SA_DQS_2
SA_DQS_3
SA_DQS_4
SA_DQS_5
SA_DQS_6
SA_DQS_7
SA_DQS#_0
SA_DQS#_1
SA_DQS#_2
SA_DQS#_3
SA_DQS#_4
SA_DQS#_5
SA_DQS#_6
SA_DQS#_7
SA_MA_0
SA_MA_1
SA_MA_2
SA_MA_3
SA_MA_4
SA_MA_5
SA_MA_6
SA_MA_7
SA_MA_8
SA_MA_9
SA_MA_10
SA_MA_11
SA_MA_12
SA_MA_13
SA_MA_14
4
BD21
BG18
AT25
BB20
BD20
AY20
AM37
AT41
AY41
AU39
BB12
AY6
AT7
AJ5
AJ44
AT44
BA43
BC37
AW12
BC8
AU8
AM7
AJ43
AT43
BA44
BD37
AY12
BD8
AU9
AM8
BA21
BC24
BG24
BH24
BG25
BA24
BD24
BG27
BF25
AW24
BC21
BG26
BH26
BH17
AY25
M_A_DM0
M_A_DM1
M_A_DM2
M_A_DM3
M_A_DM4
M_A_DM5
M_A_DM6
M_A_DM7
M_A_DQS0
M_A_DQS1
M_A_DQS2
M_A_DQS3
M_A_DQS4
M_A_DQS5
M_A_DQS6
M_A_DQS7
M_A_DQS#0
M_A_DQS#1
M_A_DQS#2
M_A_DQS#3
M_A_DQS#4
M_A_DQS#5
M_A_DQS#6
M_A_DQS#7
M_A_A0
M_A_A1
M_A_A2
M_A_A3
M_A_A4
M_A_A5
M_A_A6
M_A_A7
M_A_A8
M_A_A9
M_A_A10
M_A_A11
M_A_A12
M_A_A13
M_A_A14
M_A_DM[7..0]
M_A_DQS[7..0]
M_A_DQS#[7..0]
M_A_A[14..0]
M_A_BS#0 12
M_A_BS#1 12
M_A_BS#2 12
M_A_RAS# 12
M_A_CAS# 12
M_A_WE# 12
M_A_DM[7..0] 12
M_A_DQS[7..0] 12
M_A_DQS#[7..0] 12
M_A_A[14..0] 12
3
U35E
M_B_DQ[63..0] 13
M_B_DQ[63..0]
M_B_DQ0
M_B_DQ1
M_B_DQ2
M_B_DQ3
M_B_DQ4
M_B_DQ5
M_B_DQ6
M_B_DQ7
M_B_DQ8
M_B_DQ9
M_B_DQ10
M_B_DQ11
M_B_DQ12
M_B_DQ13
M_B_DQ14
M_B_DQ15
M_B_DQ16
M_B_DQ17
M_B_DQ18
M_B_DQ19
M_B_DQ20
M_B_DQ21
M_B_DQ22
M_B_DQ23
M_B_DQ24
M_B_DQ25
M_B_DQ26
M_B_DQ27
M_B_DQ28
M_B_DQ29
M_B_DQ30
M_B_DQ31
M_B_DQ32
M_B_DQ33
M_B_DQ34
M_B_DQ35
M_B_DQ36
M_B_DQ37
M_B_DQ38
M_B_DQ39
M_B_DQ40
M_B_DQ41
M_B_DQ42
M_B_DQ43
M_B_DQ44
M_B_DQ45
M_B_DQ46
M_B_DQ47
M_B_DQ48
M_B_DQ49
M_B_DQ50
M_B_DQ51
M_B_DQ52
M_B_DQ53
M_B_DQ54
M_B_DQ55
M_B_DQ56
M_B_DQ57
M_B_DQ58
M_B_DQ59
M_B_DQ60
M_B_DQ61
M_B_DQ62
M_B_DQ63
U35E
AK47
SB_DQ_0
AH46
SB_DQ_1
AP47
SB_DQ_2
AP46
SB_DQ_3
AJ46
SB_DQ_4
AJ48
SB_DQ_5
AM48
SB_DQ_6
AP48
SB_DQ_7
AU47
SB_DQ_8
AU46
SB_DQ_9
BA48
SB_DQ_10
AY48
SB_DQ_11
AT47
SB_DQ_12
AR47
SB_DQ_13
BA47
SB_DQ_14
BC47
SB_DQ_15
BC46
SB_DQ_16
BC44
SB_DQ_17
BG43
SB_DQ_18
BF43
SB_DQ_19
BE45
SB_DQ_20
BC41
SB_DQ_21
BF40
SB_DQ_22
BF41
SB_DQ_23
BG38
SB_DQ_24
BF38
SB_DQ_25
BH35
SB_DQ_26
BG35
SB_DQ_27
BH40
SB_DQ_28
BG39
SB_DQ_29
BG34
SB_DQ_30
BH34
SB_DQ_31
BH14
SB_DQ_32
BG12
SB_DQ_33
BH11
SB_DQ_34
BG8
SB_DQ_35
BH12
SB_DQ_36
BF11
SB_DQ_37
BF8
SB_DQ_38
BG7
SB_DQ_39
BC5
SB_DQ_40
BC6
SB_DQ_41
AY3
SB_DQ_42
AY1
SB_DQ_43
BF6
SB_DQ_44
BF5
SB_DQ_45
BA1
SB_DQ_46
BD3
SB_DQ_47
AV2
SB_DQ_48
AU3
SB_DQ_49
AR3
SB_DQ_50
AN2
SB_DQ_51
AY2
SB_DQ_52
AV1
SB_DQ_53
AP3
SB_DQ_54
AR1
SB_DQ_55
AL1
SB_DQ_56
AL2
SB_DQ_57
AJ1
SB_DQ_58
AH1
SB_DQ_59
AM2
SB_DQ_60
AM3
SB_DQ_61
AH3
SB_DQ_62
AJ3
SB_DQ_63
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
2
5 OF 10
5 OF 10
BC16
SB_BS_0
BB17
SB_BS_1
BB33
SB_BS_2
AU17
SB_RAS#
BG16
SB_CAS#
BF14
SB_WE#
M_B_DM0
AM47
SB_DM_0
SB_DM_1
SB_DM_2
SB_DM_3
SB_DM_4
SB_DM_5
SB_DM_6
SB_DM_7
SB_DQS_0
SB_DQS_1
SB_DQS_2
SB_DQS_3
SB_DQS_4
SB_DQS_5
SB_DQS_6
SB_DQS_7
SB_DQS#_0
SB_DQS#_1
SB_DQS#_2
SB_DQS#_3
SB_DQS#_4
SB_DQS#_5
SB_DQS#_6
SB_DQS#_7
SB_MA_0
SB_MA_1
SB_MA_2
SB_MA_3
SB_MA_4
SB_MA_5
SB_MA_6
SB_MA_7
SB_MA_8
SB_MA_9
SB_MA_10
SB_MA_11
SB_MA_12
SB_MA_13
SB_MA_14
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
AY47
BD40
BF35
BG11
BA3
AP1
AK2
AL47
AV48
BG41
BG37
BH9
BB2
AU1
AN6
AL46
AV47
BH41
BH37
BG9
BC2
AT2
AN5
AV17
BA25
BC25
AU25
AW25
BB28
AU28
AW28
AT33
BD33
BB16
AW33
AY33
BH15
AU33
M_B_DM1
M_B_DM2
M_B_DM3
M_B_DM4
M_B_DM5
M_B_DM6
M_B_DM7
M_B_DQS0
M_B_DQS1
M_B_DQS2
M_B_DQS3
M_B_DQS4
M_B_DQS5
M_B_DQS6
M_B_DQS7
M_B_DQS#0
M_B_DQS#1
M_B_DQS#2
M_B_DQS#3
M_B_DQS#4
M_B_DQS#5
M_B_DQS#6
M_B_DQS#7
M_B_A0
M_B_A1
M_B_A2
M_B_A3
M_B_A4
M_B_A5
M_B_A6
M_B_A7
M_B_A8
M_B_A9
M_B_A10
M_B_A11
M_B_A12
M_B_A13
M_B_A14
M_B_DM[7..0]
M_B_DQS[7..0]
M_B_DQS#[7..0]
M_B_A[14..0]
M_B_RAS# 13
M_B_CAS# 13
M_B_WE# 13
1
M_B_BS#0 13
M_B_BS#1 13
M_B_BS#2 13
M_B_DM[7..0] 13
M_B_DQS[7..0] 13
M_B_DQS#[7..0] 13
M_B_A[14..0] 13
A A
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
5
4
http://hobi-elektronika.net
3
2
Date: Sheet of
Date: Sheet of
Date: Sheet of
Cantiga (3 of 6)
Cantiga (3 of 6)
Cantiga (3 of 6)
Cathedral Peak
Cathedral Peak
Cathedral Peak
SB
SB
84 2 Monday, March 10, 2008
84 2 Monday, March 10, 2008
84 2 Monday, March 10, 2008
1
SB
5
4
3
2
1
SM_LF1_GMCH
SM_LF2_GMCH
SM_LF3_GMCH
SM_LF4_GMCH
SM_LF5_GMCH
SM_LF6_GMCH
SM_LF7_GMCH
VCC_GFXCORE
1 2
1 2
1 2
C178
C178
C164
C164
C464
C464
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
place near Cantiga
SE220U2D5VDM-3GP
SE220U2D5VDM-3GP
1 2
C468
C468
SCD22U10V2KX-1GP
SCD22U10V2KX-1GP
1 2
C488
C488
SCD22U10V2KX-1GP
SCD22U10V2KX-1GP
VCC_GFXCORE
1 2
Place CAP where
LVDS and DDR2 taps
1 2
C254
C254
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1 2
1 2
C491
C491
C492
C492
SCD47U16V3ZY-3GP
SCD47U16V3ZY-3GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
TC18
DY
DY
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1 2
1 2
1 2
C225
C225
C244
C244
C167
C167
TC18
1 2
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
Place on the Edge Coupling CAP
FOR VCC SM
1 2
1 2
1 2
1 2
1 2
C253
C253
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1U10V3KX-3GP
SC1U10V3KX-3GP
C252
C252
C266
C266
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
DY
DY
C255
C255
TC19
TC19
SE330U2D5VDM-LGP
SE330U2D5VDM-LGP
Place on the Edge
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1D05V_S0
C142
C142
C141
C437
C437
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
DY
DY
1 2
1 2
C157
C157
C249
C249
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C258
C258
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1 2
C233
C233
1 2
C259
C259
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
C248
C248
C236
1D8V_S3
C236
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1U10V3ZY-6GP
SC1U10V3ZY-6GP
C141
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
1 2
DY
DY
DY
DY
C436
C436
C435
C435
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
1 2
DY
DY
Coupling CAP 370 mils from the Edge
1 2
1 2
C438
C438
C434
C434
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SCD1U10V2KX-4GP
DY
DY
Coupling CAP
SCD1U10V2KX-4GP
DY
DY
G11
G11
1 2
GAP-CLOSE-PWR
GAP-CLOSE-PWR
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
VCC_GMCH_35
U35F
U35F
AG34
VCC
AC34
VCC
AB34
VCC
AA34
VCC
Y34
VCC
V34
VCC
U34
VCC
AM33
VCC
AK33
VCC
AJ33
VCC
AG33
VCC
AF33
VCC
AE33
VCC
AC33
VCC
AA33
VCC
Y33
VCC
W33
VCC
V33
VCC
U33
VCC
AH28
VCC
AF28
VCC
AC28
VCC
AA28
VCC
AJ26
VCC
AG26
VCC
AE26
VCC
AC26
VCC
AH25
VCC
AG25
VCC
AF25
VCC
AG24
VCC
AJ23
VCC
AH23
VCC
AF23
VCC
T32
VCC
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
VCC CORE
VCC CORE
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
POWER
POWER
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC NCTF
VCC NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
VCC_NCTF
6 OF 10
6 OF 10
AM32
AL32
AK32
AJ32
AH32
AG32
AE32
AC32
AA32
Y32
W32
U32
AM30
AL30
AK30
AH30
AG30
AF30
AE30
AC30
AB30
AA30
Y30
W30
V30
U30
AL29
AK29
AJ29
AH29
AG29
AE29
AC29
AA29
Y29
W29
V29
AL28
AK28
AL26
AK26
AK25
AK24
AK23
1D05V_S0
7 OF 10
1D8V_S3
667MTS 2400mA
800MTS 3000mA
D D
VCC_GFXCORE
C C
B B
VCC_AXG_SENSE 38
VSS_AXG_SENSE 38
U35G
U35G
AP33
VCC_SM
AN33
VCC_SM
BH32
VCC_SM
BG32
VCC_SM
BF32
VCC_SM
BD32
VCC_SM
BC32
VCC_SM
BB32
VCC_SM
BA32
VCC_SM
AY32
VCC_SM
AW32
VCC_SM
AV32
VCC_SM
AU32
VCC_SM
AT32
VCC_SM
AR32
VCC_SM
AP32
VCC_SM
AN32
VCC_SM
BH31
VCC_SM
BG31
VCC_SM
BF31
VCC_SM
BG30
VCC_SM
BH29
VCC_SM
BG29
VCC_SM
BF29
VCC_SM
BD29
VCC_SM
BC29
VCC_SM
BB29
VCC_SM
BA29
VCC_SM
AY29
VCC_SM
AW29
VCC_SM
AV29
VCC_SM
AU29
VCC_SM
AT29
VCC_SM
AR29
VCC_SM
AP29
VCC_SM
BA36
VCC_SM/NC
BB24
VCC_SM/NC
BD16
VCC_SM/NC
BB21
VCC_SM/NC
AW16
VCC_SM/NC
AW13
VCC_SM/NC
AT13
VCC_SM/NC
Y26
VCC_AXG
AE25
VCC_AXG
AB25
VCC_AXG
AA25
VCC_AXG
AE24
VCC_AXG
AC24
VCC_AXG
AA24
VCC_AXG
Y24
VCC_AXG
AE23
VCC_AXG
AC23
VCC_AXG
AB23
VCC_AXG
AA23
VCC_AXG
AJ21
VCC_AXG
AG21
VCC_AXG
AE21
VCC_AXG
AC21
VCC_AXG
AA21
VCC_AXG
Y21
VCC_AXG
AH20
VCC_AXG
AF20
VCC_AXG
AE20
VCC_AXG
AC20
VCC_AXG
AB20
VCC_AXG
AA20
VCC_AXG
T17
VCC_AXG
T16
VCC_AXG
AM15
VCC_AXG
AL15
VCC_AXG
AE15
VCC_AXG
AJ15
VCC_AXG
AH15
VCC_AXG
AG15
VCC_AXG
AF15
VCC_AXG
AB15
VCC_AXG
AA15
VCC_AXG
Y15
VCC_AXG
V15
VCC_AXG
U15
VCC_AXG
AN14
VCC_AXG
AM14
VCC_AXG
U14
VCC_AXG
T14
VCC_AXG
AJ14
VCC_AXG_SENSE
AH14
VSS_AXG_SENSE
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
POWER
POWER
VCC SM VCC GFX
VCC SM VCC GFX
7 OF 10
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC GFX NCTF
VCC GFX NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_AXG_NCTF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC_SM_LF
VCC SM LF
VCC SM LF
W28
V28
W26
V26
W25
V25
W24
V24
W23
V23
AM21
AL21
AK21
W21
V21
U21
AM20
AK20
W20
U20
AM19
AL19
AK19
AJ19
AH19
AG19
AF19
AE19
AB19
AA19
Y19
W19
V19
U19
AM17
AK17
AH17
AG17
AF17
AE17
AC17
AB17
Y17
W17
V17
AM16
AL16
AK16
AJ16
AH16
AG16
AF16
AE16
AC16
AB16
AA16
Y16
W16
V16
U16
AV44
BA37
AM40
AV21
AY5
AM10
BB13
A A
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
5
4
http://hobi-elektronika.net
3
2
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
Cantiga (4 of 6)
Cantiga (4 of 6)
Cantiga (4 of 6)
Cathedral Peak
Cathedral Peak
Cathedral Peak
1
SB
SB
SB
of
94 2 Monday, March 10, 2008
of
94 2 Monday, March 10, 2008
of
94 2 Monday, March 10, 2008
5
5V_S0
1 2
D D
1D05V_S0
R358
R358
1 2
0R0603-PAD
0R0603-PAD
R357
R357
1 2
0R0603-PAD
0R0603-PAD
1D05V_S0
C C
R310
R310
0R0603-PAD
0R0603-PAD
1 2
1 2
FCM1608KF-1-GP
FCM1608KF-1-GP
68.00217.161
68.00217.161
120ohm 100MHz
1 2
FCM1608KF-1-GP
FCM1608KF-1-GP
68.00217.161
68.00217.161
120ohm 100MHz
1D05V_S0
L15
L15
B B
1 2
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
68.00217.521
68.00217.521
220ohm 100MHz
1D5V_S0
R196
R196
1 2
0R0603-PAD
0R0603-PAD
L2
L2
1 2
PBY160808T-181Y-GP
PBY160808T-181Y-GP
68.00206.041
68.00206.041
180ohm 100MHz
A A
Imax = 300 mA
U36
U36
1
VIN
2
GND
EN/EN#3NC#4
RT9198-33PBR-GP
RT9198-33PBR-GP
EC154
EC154
74.09198.G7F
74.09198.G7F
SC1U16V3ZY-GP
SC1U16V3ZY-GP
1D05V_SUS_MCH_PLL2
L13
L13
L12
L12
C490
C490
C489
C489
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
C443
C443
1 2
DY
DY
C442
C442
VOUT
1 2
1 2
5
3D3V_S0_DAC
5
4
EC153
EC153
SC1U16V3ZY-GP
SC1U16V3ZY-GP
65mA
M_VCCA_DPLLA
1 2
C486
C486
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
65mA
M_VCCA_DPLLB
1 2
C485
C485
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
C444
C444
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
C446
C446
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D05V_RUN_PEGPLL
1 2
C484
C484
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D5VRUN_TVDAC
1 2
C242
C242
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C239
C239
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
24mA
M_VCCA_HPLL
139.2mA
M_VCCA_MPLL
50mA
35mA
1D5VRUN_QDAC
1 2
C476
C476
SC22U16V0KX-1GP
SC22U16V0KX-1GP
3D3V_S0_DAC
1 2
R342
R342
0R0603-PAD
0R0603-PAD
1D5V_S0
1D05V_SUS_MCH_PLL2
3D3V_S0_DAC
1D05V_S0
1 2
R191
R191
0R0603-PAD
0R0603-PAD
1D05V_S0
3D3V_S0_DAC
1 2
R346
R346
0R0603-PAD
0R0603-PAD
R351
R351
0R0402-PAD
0R0402-PAD
1 2
R203
R203
0R0603-PAD
0R0603-PAD
1 2
0R0603-PAD
0R0603-PAD
4
5mA
1 2
C474
C474
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
1 2
720mA
C159
C159
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
DY
DY
1 2
C237
C237
DY
DY
L14
L14
1 2
C186
C186
1D8V_S3
60.3mA
4
C478
C478
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
1 2
1D8V_TXLVDS_S3
1 2
C277
C277
1 2
C171
C171
C224
C224
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC4D7U6D3V3KX-GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1 2
DY
DY
1 2
C245
C245
DY
DY
1 2
SC4D7U6D3V3KX-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
C471
C471
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
157.2mA
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
R212
R212
1 2
0R0603-PAD
0R0603-PAD
3D3V_CRTDAC_S0
1 2
C479
C479
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D8V_TXLVDS_S3
DY
DY
VCCA_PEG_BG
C482
C482
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D05V_RUN_PEGPLL
1D05V_SM
C219
C219
SC1U10V3KX-3GP
SC1U10V3KX-3GP
1 2
26mA
1D05V_SM_CK
1 2
C241
C241
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
79mA
3D3VTVDAC
1 2
C469
C469
SCD01U16V2KX-3GP
SCD01U16V2KX-3GP
50mA
1D5VRUN_TVDAC
1D5VRUN_QDAC
1D05V_RUN_PEGPLL
1 2
C483
C483
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D8V_SUS_DLVDS
1 2
C271
C271
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
3
U35H
U35H
B27
VCCA_CRT_DAC
A26
VCCA_CRT_DAC
M_VCCA_DAC_BG
M_VCCA_DPLLA
M_VCCA_DPLLB
M_VCCA_HPLL
M_VCCA_MPLL
C227
C227
1 2
1 2
A25
VCCA_DAC_BG
B25
VSSA_DAC_BG
F47
VCCA_DPLLA
L48
VCCA_DPLLB
AD1
VCCA_HPLL
AE1
VCCA_MPLL
J48
13.2mA
SC1U10V3KX-3GP
SC1U10V3KX-3GP
C274
C274
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
http://hobi-elektronika.net
VCCA_LVDS
J47
VSSA_LVDS
AD48
VCCA_PEG_BG
AA48
VCCA_PEG_PLL
AR20
VCCA_SM
AP20
VCCA_SM
AN20
VCCA_SM
AR17
VCCA_SM
AP17
VCCA_SM
AN17
VCCA_SM
AT16
VCCA_SM
AR16
VCCA_SM
AP16
VCCA_SM
AP28
VCCA_SM_CK
AN28
VCCA_SM_CK
AP25
VCCA_SM_CK
AN25
VCCA_SM_CK
AN24
VCCA_SM_CK
AM28
VCCA_SM_CK_NCTF
AM26
VCCA_SM_CK_NCTF
AM25
VCCA_SM_CK_NCTF
AL25
VCCA_SM_CK_NCTF
AM24
VCCA_SM_CK_NCTF
AL24
VCCA_SM_CK_NCTF
AM23
VCCA_SM_CK_NCTF
AL23
VCCA_SM_CK_NCTF
B24
VCCA_TV_DAC
A24
VCCA_TV_DAC
A32
VCC_HDA
M25
VCCD_TVDAC
L28
VCCD_QDAC
AF1
VCCD_HPLL
AA47
VCCD_PEG_PLL
M38
VCCD_LVDS
L37
VCCD_LVDS
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
TV
TV
HDA
HDA
LVDS
LVDS
3
CRT PLL A PEG A SM
CRT PLL A PEG A SM
A LVDS
A LVDS
POWER
POWER
A CK
A CK
D TV/CRT
D TV/CRT
DMI
DMI
8 OF 10
8 OF 10
VTT
VTT
VCC_AXF
VCC_AXF
VCC_AXF
AXF
AXF
VCC_SM_CK
VCC_SM_CK
VCC_SM_CK
VCC_SM_CK
SM CK
SM CK
VCC_TX_LVDS
VCC_HV
VCC_HV
VCC_HV
HV
HV
VCC_PEG
VCC_PEG
VCC_PEG
VCC_PEG
VCC_PEG
PEG
PEG
VCC_DMI
VCC_DMI
VCC_DMI
VCC_DMI
VTTLF
VTTLF
U13
VTT
T13
VTT
U12
VTT
T12
VTT
U11
VTT
T11
VTT
U10
VTT
T10
VTT
U9
VTT
T9
VTT
U8
VTT
T8
VTT
U7
VTT
T7
VTT
U6
VTT
T6
VTT
U5
VTT
T5
VTT
V3
VTT
U3
VTT
V2
VTT
U2
VTT
T2
VTT
V1
VTT
U1
VTT
B22
B21
A21
BF21
BH20
BG20
BF20
K47
C35
B35
A35
V48
U48
V47
U47
U46
AH48
AF48
AH47
AG47
A8
VTTLF
L1
VTTLF
AB2
VTTLF
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
106mA
1782mA
456mA
VTTLF1
VTTLF2
VTTLF3
C445
C445
1 2
C257
C257
1
1
2
2
2
1 2
C261
C261
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
3D3V_HV_S0
DY
DY
1
1
2
2
SC4D7U6D3V3KX-GP
C467
C467
SC1U10V3KX-3GP
SC1U10V3KX-3GP
1 2
1 2
C230
C230
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
1 2
C447
C447
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
C202
C202
C185
C185
1
1
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
2
2
2
1
1D05V_S0
852mA 73mA
1 2
C256
C256
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
1D05V_S0
1 2
C260
C260
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
D22
D22
1
BAT54-7-F-GP
BAT54-7-F-GP
3
1
1
C187
C187
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
2
2
1D05V_HV_S0
2
1D05V_S0
1 2
C175
C175
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
R349
R349
10R2F-L-GP
10R2F-L-GP
3D3V_S0 3D3V_HV_S0
322mA
C460
C460
1 2
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1D8V_S3 1D8V_SUS_SM_CK
R179
124mA
R183
R183
1 2
1R2F-GP
1R2F-GP
1D8V_TXLVDS_S3
119mA
1 2
C276
C276
1D05V_S0
1 2
C262
C262
1 2
C263
C263
SCD47U6D3V2KX-GP
SCD47U6D3V2KX-GP
1 2
C439
C439
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
DY
DY
1 2
C251
C251
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
R179
1 2
0R0603-PAD
0R0603-PAD
1D8V_SUS_SM_CK_RC
1 2
0R0603-PAD
1 2
1 2
0R0603-PAD
C275
C275
SC1U10V3KX-3GP
SC1U10V3KX-3GP
C440
C440
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
1D05V_S0
1 2
C441
C441
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
Cantiga (5 of 6)
Cantiga (5 of 6)
Cantiga (5 of 6)
Cathedral Peak
Cathedral Peak
Cathedral Peak
1 2
C222
C222
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1D8V_S3
R217
R217
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
1
R350
R350
0R0402-PAD
0R0402-PAD
10 42 Monday, March 10, 2008
10 42 Monday, March 10, 2008
10 42 Monday, March 10, 2008
1 2
1 2
C480
C480
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SB
SB
SB
5
U35I
U35I
AU48
VSS
AR48
VSS
AL48
VSS
BB47
VSS
AW47
VSS
AN47
VSS
AJ47
VSS
D D
C C
B B
A A
5
AF47
VSS
AD47
VSS
AB47
VSS
Y47
VSS
T47
VSS
N47
VSS
L47
VSS
G47
VSS
BD46
VSS
BA46
VSS
AY46
VSS
AV46
VSS
AR46
VSS
AM46
VSS
V46
VSS
R46
VSS
P46
VSS
H46
VSS
F46
VSS
BF44
VSS
AH44
VSS
AD44
VSS
AA44
VSS
Y44
VSS
U44
VSS
T44
VSS
M44
VSS
F44
VSS
BC43
VSS
AV43
VSS
AU43
VSS
AM43
VSS
J43
VSS
C43
VSS
BG42
VSS
AY42
VSS
AT42
VSS
AN42
VSS
AJ42
VSS
AE42
VSS
N42
VSS
L42
VSS
BD41
VSS
AU41
VSS
AM41
VSS
AH41
VSS
AD41
VSS
AA41
VSS
Y41
VSS
U41
VSS
T41
VSS
M41
VSS
G41
VSS
B41
VSS
BG40
VSS
BB40
VSS
AV40
VSS
AN40
VSS
H40
VSS
E40
VSS
AT39
VSS
AM39
VSS
AJ39
VSS
AE39
VSS
N39
VSS
L39
VSS
B39
VSS
BH38
VSS
BC38
VSS
BA38
VSS
AU38
VSS
AH38
VSS
AD38
VSS
AA38
VSS
Y38
VSS
U38
VSS
T38
VSS
J38
VSS
F38
VSS
C38
VSS
BF37
VSS
BB37
VSS
AW37
VSS
AT37
VSS
AN37
VSS
AJ37
VSS
H37
VSS
C37
VSS
BG36
VSS
BD36
VSS
AK15
VSS
AU36
VSS
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
VSS
VSS
4
9 OF 10
9 OF 10
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
4
AM36
AE36
P36
L36
J36
F36
B36
AH35
AA35
Y35
U35
T35
BF34
AM34
AJ34
AF34
AE34
W34
B34
A34
BG33
BC33
BA33
AV33
AR33
AL33
AH33
AB33
P33
L33
H33
N32
K32
F32
C32
A31
AN29
T29
N29
K29
H29
F29
A29
BG28
BD28
BA28
AV28
AT28
AR28
AJ28
AG28
AE28
AB28
Y28
P28
K28
H28
F28
C28
BF26
AH26
AF26
AB26
AA26
C26
B26
BH25
BD25
BB25
AV25
AR25
AJ25
AC25
Y25
N25
L25
J25
G25
E25
BF24
AD12
AY24
AT24
AJ24
AH24
AF24
AB24
R24
L24
K24
J24
G24
F24
E24
BH23
AG23
Y23
B23
A23
AJ6
3
U35J
U35J
BG21
VSS
L12
VSS
AW21
VSS
AU21
VSS
AP21
VSS
AN21
VSS
AH21
VSS
AF21
VSS
AB21
VSS
R21
VSS
M21
VSS
J21
VSS
G21
VSS
BC20
VSS
BA20
VSS
AW20
VSS
AT20
VSS
AJ20
VSS
AG20
VSS
Y20
VSS
N20
VSS
K20
VSS
F20
VSS
C20
VSS
A20
VSS
BG19
VSS
A18
VSS
BG17
VSS
BC17
VSS
AW17
VSS
AT17
VSS
R17
VSS
M17
VSS
H17
VSS
C17
VSS
BA16
VSS
AU16
VSS
AN16
VSS
N16
VSS
K16
VSS
G16
VSS
E16
VSS
BG15
VSS
AC15
VSS
W15
VSS
A15
VSS
BG14
VSS
AA14
VSS
C14
VSS
BG13
VSS
BC13
VSS
BA13
VSS
AN13
VSS
AJ13
VSS
AE13
VSS
N13
VSS
L13
VSS
G13
VSS
E13
VSS
BF12
VSS
AV12
VSS
AT12
VSS
AM12
VSS
AA12
VSS
J12
VSS
A12
VSS
BD11
VSS
BB11
VSS
AY11
VSS
AN11
VSS
AH11
VSS
Y11
VSS
N11
VSS
G11
VSS
C11
VSS
BG10
VSS
AV10
VSS
AT10
VSS
AJ10
VSS
AE10
VSS
AA10
VSS
M10
VSS
BF9
VSS
BC9
VSS
AN9
VSS
AM9
VSS
AD9
VSS
G9
VSS
B9
VSS
BH8
VSS
BB8
VSS
AV8
VSS
AT8
VSS
CANTIGA-GM-GP-U-NF
CANTIGA-GM-GP-U-NF
71.CNTIG.00U
71.CNTIG.00U
http://hobi-elektronika.net
3
VSS
VSS
VSS NCTF
VSS NCTF
NCTF_VSS_SCB#BH48
NCTF_VSS_SCB#BH1
NCTF_VSS_SCB#A48
NCTF_VSS_SCB#C1
NCTF_VSS_SCB#A3
NCTF TEST PIN:
A3,C1,A48,BH1,BH48
NCTF TEST PIN:
A3,C1,A48,BH1,BH48
VSS SCB
VSS SCB
NC
NC
10 OF 10
10 OF 10
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
VSS_NCTF
NC#E1
NC#D2
NC#C3
NC#B4
NC#A5
NC#A6
NC#A43
NC#A44
NC#B45
NC#C46
NC#D47
NC#B47
NC#A46
NC#F48
NC#E48
NC#C48
NC#B48
2
AH8
Y8
L8
E8
B8
AY7
AU7
AN7
AJ7
AE7
AA7
N7
J7
BG6
BD6
AV6
AT6
AM6
M6
C6
BA5
AH5
AD5
Y5
L5
J5
H5
F5
BE4
BC3
AV3
AL3
R3
P3
F3
BA2
AW2
AU2
AR2
AP2
AJ2
AH2
AF2
AE2
AD2
AC2
Y2
M2
K2
AM1
AA1
P1
H1
U24
U28
U25
U29
AF32
AB32
V32
AJ30
AM29
AF29
AB29
U26
U23
AL20
V20
AC19
AL17
AJ17
AA17
U17
BH48
BH1
A48
C1
A3
E1
D2
C3
B4
A5
A6
A43
A44
B45
C46
D47
B47
A46
F48
E48
C48
B48
2
1
TP163 TPAD30 TP163 TPAD30
TP155 TPAD30 TP155 TPAD30
TP164 TPAD30 TP164 TPAD30
TP156 TPAD30 TP156 TPAD30
TP157 TPAD30 TP157 TPAD30
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
Cantiga (6 of 6)
Cantiga (6 of 6)
Cantiga (6 of 6)
Cathedral Peak
Cathedral Peak
Cathedral Peak
1
11 42 Monday, March 10, 2008
11 42 Monday, March 10, 2008
11 42 Monday, March 10, 2008
SB
SB
SB
A
4 4
3 3
DDR_VREF_S3
1 2
C191
C191
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
2 2
DDR_VREF_S3
RN29
RN29
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN16
RN16
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN23
RN23
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN13
RN13
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN24
RN24
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN28
RN28
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN19
RN19
8
7
6
SRN56J-5-GP
SRN56J-5-GP
Decoupling Capacitor
Put decap near power(0.9V)
and pull-up resistor
1 2
C189
C189
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C181
C181
C207
C207
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
DY
DY
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1 2
C209
C209
PARALLEL TERMINATION
M_A_A12
M_CKE0
M_A_BS#2
M_A_A8
M_A_A13
M_ODT0
M_CS0#
M_A_RAS#
M_A_BS#1
M_A_A0
M_A_A2
M_A_A4
M_A_CAS#
M_ODT1
M_CS1#
M_A_A9
M_A_A14
M_A_A5
M_A_A3
M_A_A6
M_A_A7
M_A_A11
M_CKE1
M_A_BS#0
M_A_A1
M_A_A10
M_A_WE#
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Put decap near power(0.9V) and pull-up resistor
1 2
1 2
C218
C218
C223
C223
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
DY
DY
1 2
1 2
C192
C192
C201
C201
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
B
M_A_A[14..0] 8
TPAD30
TPAD30
TP112
TP112
1 2
1 2
C173
C173
C170
C170
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
M_A_DQ[63..0] 8
M_A_DQS#[7..0] 8
M_A_DQS[7..0] 8
DDR_VREF_S3_1
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
M_A_BS#2 8
M_A_BS#0 8
M_A_BS#1 8
DY
DY
C278
C278
C
DM2
M_A_A0
M_A_A1
M_A_A2
M_A_A3
M_A_A4
M_A_A5
M_A_A6
M_A_A7
M_A_A8
M_A_A9
M_A_A10
M_A_A11
M_A_A12
M_A_A13
M_A_A14
M_A_A15
M_A_DQ0
M_A_DQ1
M_A_DQ2
M_A_DQ3
M_A_DQ4
M_A_DQ5
M_A_DQ6
M_A_DQ7
M_A_DQ8
M_A_DQ9
M_A_DQ10
M_A_DQ11
M_A_DQ12
M_A_DQ13
M_A_DQ14
M_A_DQ15
M_A_DQ16
M_A_DQ17
M_A_DQ18
M_A_DQ19
M_A_DQ20
M_A_DQ21
M_A_DQ22
M_A_DQ23
M_A_DQ24
M_A_DQ25
M_A_DQ26
M_A_DQ27
M_A_DQ28
M_A_DQ29
M_A_DQ30
M_A_DQ31
M_A_DQ32
M_A_DQ33
M_A_DQ34
M_A_DQ35
M_A_DQ36
M_A_DQ37
M_A_DQ38
M_A_DQ39
M_A_DQ40
M_A_DQ41
M_A_DQ42
M_A_DQ43
M_A_DQ44
M_A_DQ45
M_A_DQ46
M_A_DQ47
M_A_DQ48
M_A_DQ49
M_A_DQ50
M_A_DQ51
M_A_DQ52
M_A_DQ53
M_A_DQ54
M_A_DQ55
M_A_DQ56
M_A_DQ57
M_A_DQ58
M_A_DQ59
M_A_DQ60
M_A_DQ61
M_A_DQ62
M_A_DQ63
M_A_DQS#0
M_A_DQS#1
M_A_DQS#2
M_A_DQS#3
M_A_DQS#4
M_A_DQS#5
M_A_DQS#6
M_A_DQS#7
M_A_DQS0
M_A_DQS1
M_A_DQS2
M_A_DQS3
M_A_DQS4
M_A_DQS5
M_A_DQS6
M_A_DQS7
M_ODT0 7
M_ODT1 7
1 2
1 2
C279
C279
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DM2
102
A0
101
A1
100
A2
99
A3
98
A4
97
A5
94
A6
92
A7
93
A8
91
A9
105
A10/AP
90
A11
89
A12
116
A13
86
A14
84
A15
85
A16/BA2
107
BA0
106
BA1
5
DQ0
7
DQ1
17
DQ2
19
DQ3
4
DQ4
6
DQ5
14
DQ6
16
DQ7
23
DQ8
25
DQ9
35
DQ10
37
DQ11
20
DQ12
22
DQ13
36
DQ14
38
DQ15
43
DQ16
45
DQ17
55
DQ18
57
DQ19
44
DQ20
46
DQ21
56
DQ22
58
DQ23
61
DQ24
63
DQ25
73
DQ26
75
DQ27
62
DQ28
64
DQ29
74
DQ30
76
DQ31
123
DQ32
125
DQ33
135
DQ34
137
DQ35
124
DQ36
126
DQ37
134
DQ38
136
DQ39
141
DQ40
143
DQ41
151
DQ42
153
DQ43
140
DQ44
142
DQ45
152
DQ46
154
DQ47
157
DQ48
159
DQ49
173
DQ50
175
DQ51
158
DQ52
160
DQ53
174
DQ54
176
DQ55
179
DQ56
181
DQ57
189
DQ58
191
DQ59
180
DQ60
182
DQ61
192
DQ62
194
DQ63
11
/DQS0
29
/DQS1
49
/DQS2
68
/DQS3
129
/DQS4
146
/DQS5
167
/DQS6
186
/DQS7
13
DQS0
31
DQS1
51
DQS2
70
DQS3
131
DQS4
148
DQS5
169
DQS6
188
DQS7
114
ODT0
119
ODT1
1
VREF
2
VSS
202
GND
SKT-SODIMM20022U2GP
SKT-SODIMM20022U2GP
62.10017.691
62.10017.691
108
/RAS
109
/WE
113
/CAS
110
/CS0
115
/CS1
79
CKE0
80
CKE1
30
CK0
32
/CK0
164
CK1
166
/CK1
M_A_DM0
10
DM0
M_A_DM1
26
DM1
M_A_DM2
52
DM2
M_A_DM3
67
DM3
M_A_DM4
130
DM4
M_A_DM5
147
DM5
M_A_DM6
170
DM6
M_A_DM7
185
DM7
195
SDA
197
SCL
199
VDDSPD
198
SA0
200
SA1
50
NC#50
69
NC#69
83
NC#83
120
NC#120
163
NC#163/TEST
81
VDD
82
VDD
87
VDD
88
VDD
95
VDD
96
VDD
103
VDD
104
VDD
111
VDD
112
VDD
117
VDD
118
VDD
3
VSS
8
VSS
9
VSS
12
VSS
15
VSS
18
VSS
21
VSS
24
VSS
27
VSS
28
VSS
33
VSS
34
VSS
39
VSS
40
VSS
41
VSS
42
VSS
47
VSS
48
VSS
53
VSS
54
VSS
59
REVERSE TYPE
VSS
60
VSS
65
VSS
66
VSS
71
VSS
72
VSS
77
VSS
78
VSS
121
VSS
122
VSS
127
VSS
128
VSS
132
VSS
133
VSS
138
VSS
139
VSS
144
VSS
145
VSS
149
VSS
150
VSS
155
VSS
156
VSS
161
VSS
162
VSS
165
VSS
168
VSS
171
VSS
172
VSS
177
VSS
178
VSS
183
VSS
184
VSS
187
VSS
190
VSS
193
VSS
196
VSS
201
GND
M_A_RAS# 8
M_A_WE# 8
M_A_CAS# 8
M_CS0# 7
M_CS1# 7
M_CKE0 7
M_CKE1 7
M_CLK_DDR0 7
M_CLK_DDR#0 7
M_CLK_DDR1 7
M_CLK_DDR#1 7
SMBD_ICH 3,13,20
SMBC_ICH 3,13,20
1D8V_S3
M_A_DM[7..0] 8
1 2
C115
C115
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
D
3D3V_S0
1D8V_S3
DY
DY
Place these Caps near DM2
1 2
1 2
C200
C200
C454
C454
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
DY
DY
1 2
1 2
C448
C448
C193
C193
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
1 2
C458
C458
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
1 2
C179
C179
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C169
C169
C457
C457
DY
DY
1 2
C216
C216
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
E
High 5.2mm
2nd: 62.10017.911
1 1
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
A
B
http://hobi-elektronika.net
C
D
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
DDR2 Socket 1 (DM2)
DDR2 Socket 1 (DM2)
DDR2 Socket 1 (DM2)
Cathedral Peak
Cathedral Peak
Cathedral Peak
E
12 42 Wednesday, March 12, 2008
12 42 Wednesday, March 12, 2008
12 42 Wednesday, March 12, 2008
SB
SB
SB
of
of
of
A
4 4
3 3
2 2
DDR_VREF_S3
DDR_VREF_S3
1 2
C205
C205
RN25
RN25
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN31
RN31
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN18
RN18
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN15
RN15
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN22
RN22
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN27
RN27
8
7
6
SRN56J-5-GP
SRN56J-5-GP
RN12
RN12
8
7
6
SRN56J-5-GP
SRN56J-5-GP
Decoupling Capacitor
Put decap near power(0.9V)
and pull-up resistor
1 2
1 2
C166
C166
C180
C180
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
PARALLEL TERMINATION
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
1
2
3
4 5
M_B_A8
M_B_A9
M_B_A5
M_CKE3
M_B_A12
M_B_BS#2
M_CKE2
M_B_A3
M_B_A1
M_B_A10
M_B_WE#
M_B_A13
M_ODT2
M_ODT3
M_B_RAS#
M_B_BS#1
M_B_A2
M_B_A0
M_B_A4
M_B_A14
M_B_A11
M_B_A7
M_B_A6
M_B_BS#0
M_B_CAS#
M_CS3#
M_CS2#
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
Put decap near power(0.9V) and pull-up resistor
1 2
1 2
C215
C215
C196
C196
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C197
C197
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C221
C221
DY
DY
B
M_B_A[14..0] 8
TPAD30
TPAD30
TP111
TP111
1 2
1 2
1 2
C160
C160
C217
C217
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C220
C220
C172
C172
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
M_B_BS#2 8
M_B_BS#0 8
M_B_BS#1 8
M_B_DQ[63..0] 8
M_B_DQS#[7..0] 8
M_B_DQS[7..0] 8
DDR_VREF_S3_1
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
C281
C281
DY
DY
C
DM1
M_B_A0
M_B_A1
M_B_A2
M_B_A3
M_B_A4
M_B_A5
M_B_A6
M_B_A7
M_B_A8
M_B_A9
M_B_A10
M_B_A11
M_B_A12
M_B_A13
M_B_A14
M_B_A15
M_B_DQ0
M_B_DQ1
M_B_DQ2
M_B_DQ3
M_B_DQ4
M_B_DQ5
M_B_DQ6
M_B_DQ7
M_B_DQ8
M_B_DQ9
M_B_DQ10
M_B_DQ11
M_B_DQ12
M_B_DQ13
M_B_DQ14
M_B_DQ15
M_B_DQ16
M_B_DQ17
M_B_DQ18
M_B_DQ19
M_B_DQ20
M_B_DQ21
M_B_DQ22
M_B_DQ23
M_B_DQ24
M_B_DQ25
M_B_DQ26
M_B_DQ27
M_B_DQ28
M_B_DQ29
M_B_DQ30
M_B_DQ31
M_B_DQ32
M_B_DQ33
M_B_DQ34
M_B_DQ35
M_B_DQ36
M_B_DQ37
M_B_DQ38
M_B_DQ39
M_B_DQ40
M_B_DQ41
M_B_DQ42
M_B_DQ43
M_B_DQ44
M_B_DQ45
M_B_DQ46
M_B_DQ47
M_B_DQ48
M_B_DQ49
M_B_DQ50
M_B_DQ51
M_B_DQ52
M_B_DQ53
M_B_DQ54
M_B_DQ55
M_B_DQ56
M_B_DQ57
M_B_DQ58
M_B_DQ59
M_B_DQ60
M_B_DQ61
M_B_DQ62
M_B_DQ63
M_B_DQS#0
M_B_DQS#1
M_B_DQS#2
M_B_DQS#3
M_B_DQS#4
M_B_DQS#5
M_B_DQS#6
M_B_DQS#7
M_B_DQS0
M_B_DQS1
M_B_DQS2
M_B_DQS3
M_B_DQS4
M_B_DQS5
M_B_DQS6
M_B_DQS7
M_ODT2 7
M_ODT3 7
1 2
1 2
C280
C280
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DM1
102
A0
101
A1
100
A2
99
A3
98
A4
97
A5
94
A6
92
A7
93
A8
91
A9
105
A10/AP
90
A11
89
A12
116
A13
86
A14
84
A15
85
A16/BA2
107
BA0
106
BA1
5
DQ0
7
DQ1
17
DQ2
19
DQ3
4
DQ4
6
DQ5
14
DQ6
16
DQ7
23
DQ8
25
DQ9
35
DQ10
37
DQ11
20
DQ12
22
DQ13
36
DQ14
38
DQ15
43
DQ16
45
DQ17
55
DQ18
57
DQ19
44
DQ20
46
DQ21
56
DQ22
58
DQ23
61
DQ24
63
DQ25
73
DQ26
75
DQ27
62
DQ28
64
DQ29
74
DQ30
76
DQ31
123
DQ32
125
DQ33
135
DQ34
137
DQ35
124
DQ36
126
DQ37
134
DQ38
136
DQ39
141
DQ40
143
DQ41
151
DQ42
153
DQ43
140
DQ44
142
DQ45
152
DQ46
154
DQ47
157
DQ48
159
DQ49
173
DQ50
175
DQ51
158
DQ52
160
DQ53
174
DQ54
176
DQ55
179
DQ56
181
DQ57
189
DQ58
191
DQ59
180
DQ60
182
DQ61
192
DQ62
194
DQ63
11
DQS0#
29
DQS1#
49
DQS2#
68
DQS3#
129
DQS4#
146
DQS5#
167
DQS6#
186
DQS7#
13
DQS0
31
DQS1
51
DQS2
70
DQS3
131
DQS4
148
DQS5
169
DQS6
188
DQS7
114
OTD0
119
OTD1
1
VREF
2
VSS
202
GND
MH1
MH1
DDR2-200P-23-GP-U1
DDR2-200P-23-GP-U1
62.10017.A71
62.10017.A71
108
RAS#
109
WE#
113
CAS#
110
CS0#
115
CS1#
79
CKE0
80
CKE1
30
CK0
32
CK0#
164
CK1
166
CK1#
M_B_DM0
10
DM0
M_B_DM1
26
DM1
M_B_DM2
52
DM2
M_B_DM3
67
DM3
M_B_DM4
130
DM4
M_B_DM5
147
DM5
M_B_DM6
170
DM6
M_B_DM7
185
DM7
195
SDA
197
SCL
199
VDDSPD
198
SA0
200
SA1
50
NC#50
69
NC#69
83
NC#83
120
NC#120
163
NC#163/TEST
81
VDD
82
VDD
87
VDD
88
VDD
95
VDD
96
VDD
103
VDD
104
VDD
111
VDD
112
VDD
117
VDD
118
VDD
3
VSS
8
VSS
9
VSS
12
VSS
15
VSS
18
VSS
21
VSS
24
VSS
27
VSS
28
VSS
33
VSS
34
VSS
39
VSS
40
VSS
41
VSS
42
REVERSE TYPE
VSS
47
VSS
48
VSS
53
VSS
54
VSS
59
VSS
60
VSS
65
VSS
66
VSS
71
VSS
72
VSS
77
VSS
78
VSS
121
VSS
122
VSS
127
VSS
128
VSS
132
VSS
133
VSS
138
VSS
139
VSS
144
VSS
145
VSS
149
VSS
150
VSS
155
VSS
156
VSS
161
VSS
162
VSS
165
VSS
168
VSS
171
VSS
172
VSS
177
VSS
178
VSS
183
VSS
184
VSS
187
VSS
190
VSS
193
VSS
196
VSS
201
GND
MH2
MH2
DDRB_SA0
M_B_RAS# 8
M_B_WE# 8
M_B_CAS# 8
M_CS2# 7
M_CS3# 7
M_CKE2 7
M_CKE3 7
M_CLK_DDR2 7
M_CLK_DDR#2 7
M_CLK_DDR3 7
M_CLK_DDR#3 7
SMBD_ICH 3,12,20
SMBC_ICH 3,12,20
R114
R114
10KR2J-3-GP
10KR2J-3-GP
1D8V_S3
M_B_DM[7..0] 8
1 2
1D8V_S3
D
3D3V_S0
DY
DY
1 2
C117
C117
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
1 2
C449
C449
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
1 2
C203
C203
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DY
DY
Place these Caps near DM1
1 2
1 2
C451
C451
C174
C174
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
DY
DY
1 2
C461
C461
SC2D2U6D3V3MX-1-GP
1 2
C456
C456
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
E
1 2
1 2
C158
C158
C199
C199
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
SC2D2U6D3V3MX-1-GP
DY
DY
1 2
C452
C452
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
High 9.2mm
2nd: 62.10017.B51
1 1
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
DDR2 Socket 0 (DM1)
DDR2 Socket 0 (DM1)
DDR2 Socket 0 (DM1)
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
A
B
http://hobi-elektronika.net
C
D
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
Cathedral Peak
Cathedral Peak
Cathedral Peak
E
SB
SB
SB
of
13 42 Wednesday, March 12, 2008
of
13 42 Wednesday, March 12, 2008
of
13 42 Wednesday, March 12, 2008