Silicon Storage Technology Inc SST39SF512-90-4I-WH, SST39SF512-90-4I-UH, SST39SF512-90-4I-PH, SST39SF512-90-4I-NH, SST39SF512-90-4C-WH Datasheet

...
0 (0)
©2001 Silicon Storage Technology, Inc.
S71149-03-000 4/01 394
1
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF is a trademark of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
Data Sheet
512 Kbit / 1 Mbit (x8) Multi-Purpose Flash
FEATURES:
Organized as 64K x8 / 128K x8
Single 5.0V Read and Write Operations
Superior Reliability
Endurance: 100,000 Cycles (typical)
Greater than 100 years Data Retention
Low P ower Consumption:
Ac ti ve Current: 20 mA (typical)
Standby Current: 10 µA (typical)
Sector-Erase Capability
Uniform 4 KByte sectors
Fast Read Access Time:
70 ns
90 ns
Latched Address and Data
Fast Erase and Byte-Program:
Sector-Erase Time: 7 ms (typical)
Chip-Erase Time: 15 ms (typical)
Byte-Program Time: 20 µs (typical)
Chip Rewrite Time:
2 seconds (typical) for SST39SF512
3 seconds (typical) for SST39SF010
Automatic Write Timing
Internal V
PP
Generation
End-of-Write Detection
Toggle Bit
Data# Polling
TTL I/O Compatibility
JEDEC Standard
Flash EEPROM Pinouts and command sets
Packages Available
32-pin PLCC
32-pin TSOP (8mm x 14mm)
32-pin PDIP
PRODUCT DESCRIPTION
The SST39SF512/010 are CMOS Multi-Purpose Flash
(MPF) manufactured with SSTs proprietary, high perfor-
mance CMOS SuperFl ash technology. The split-gate cell
design and thi ck oxide tunneling injector a ttain better reli-
ability and manufacturability compared with alternate
approaches. The SST39SF512/010 devices write (Pro-
gram or Erase) with a 5.0V-only power supply. The
SST39SF512/010 device conforms to JEDEC standard
pinouts for x8 memories.
Featuring high performance Byte-Program, the
SST39SF512/010 devices provide a maximum Byte-Pro-
gram time of 30 µsec. These devices use Toggle Bit or
Data# Polling to indicate the completion of Program opera-
tion. T o protect against inadvertent write, they have on-chip
hardware and Software Data Protection schemes.
Designed, manufactured, and tested for a wide spectrum of
applications, these devices are offered with a guaranteed
endurance of 10,000 cycles. Data retention is rated at
greater th an 10 0 years .
The SST39SF51 2/010 devices are suited for applica tions
that require convenient and economical updating of pro-
gram, configuration, or data memory. For all system appli-
cations, they significantly improve performance and
reliability, while lowering power consumption . They inher-
ently use less energy during erase and program than alter-
native flash technologies. Th e total energy consumed is a
function of the applied voltage, current, and time of applica-
tion. Since for any given voltage range, the SuperFlash
technology uses less current to program and has a shorter
erase time, the total energy consumed during any Erase or
Program operation is l ess than altern ative flash technolo-
gies. These devices also im prove flexibility while lowering
the cost for program, data, and configuration storage appli-
cations.
The SuperFlash te ch no logy pr ovid es fi xed Erase an d P r o-
gram times, independent o f the num be r of Erase/ Pro gram
cycles that have occurred. Therefore the system software
or hardware does not have to be modified or de-rated as is
necessary with alternative flash technologies, whose Erase
and Program times inc rease with accumul ated Erase/P ro-
gram cycles .
To meet high density, surface mount requirements, the
SST39SF512/010 are offered in 32-pin PLCC packages,
32-pin TSOP, and a 600 mil, 32-pin PDIP is also av ailable.
See Figures 1, 2, and 3 for pinouts.
Device Operation
Commands are used to initiate the memory operation func-
tions of the device. Commands ar e written to the device
using standard mi croprocessor write sequen ces. A com-
mand is written by asse r ting WE# low whil e keeping CE#
SST39SF512 / 0105.0V 512Kb / 1Mb (x8) MPF memories
2
Data Sheet
512 Kbit / 1 Mbit Multi-Purpose Flash
SST39SF512 / SST39SF010
©2001 Silicon Storage Technology, Inc. S71149-03-000 4/01 394
low. The address bus is latched on the falling edge of WE#
or CE#, whichever occurs last. T he data bus is latche d on
the rising edge of WE# or CE#, whichever occurs first.
Read
The Read operation of the SST3 9SF512/0 10 is contr olled
by CE# and OE#, both have to be low for the syste m to
obtain data from the outputs. CE# is used for device selec-
tion. When CE# is high, the chip is desele cted and only
standby power is consumed. OE# is the output control and
is used to gate data from the output pins. The data bus is in
high impedance state when either CE# or OE# is high.
Refer to the Read cycle timing diagram for fur ther details
(Figure 4).
Byte-Program Operation
The SST39SF512/010 are programmed on a byte-by-byte
basis. The Program ope ration c on si sts of thr e e s te ps. Th e
first step i s t he th ree- b yte -loa d se quen ce for Soft w are D ata
Protection. The second step is to load byte ad dress and
byte data. During the Byte-Program operation, the
addresses are latched on the falling edge of ei ther CE# or
WE#, whichever occurs last. The data is latched on the ris-
ing edge of either CE# or WE#, whichever occurs first. The
third step is the internal Program operatio n which is initi-
ated after the rising edge of the fourth WE# or CE#, which-
ever occurs first. The Program operation, once initiated, will
be completed, within 30 µs. Se e Figures 5 and 6 for WE#
and CE# controlled Program operation timing diagrams
and Figure 15 for flowchar ts. During the Program ope ra-
tion, the only valid reads are Dat a# Polling and Toggle Bit.
During the inte rnal Program operat ion, the host is fre e to
perform additional tasks. Any commands written during the
internal Program operation will be ignored.
Sector-Erase Operation
The Sector-Erase operation allows the system to erase the
device o n a sector-by-sector basis. The sector architecture
is based on unifor m sector size of 4 KByte. The S ector-
Erase operation is initiated by executing a six-byte-com-
mand load sequence for Software Data Protection with
Sector-Erase com mand (30 H) and sec tor addre ss (SA) in
the last bus cycle. The sector address is latched on the fall-
ing edge of the sixth WE# pulse, while the command (30H)
is latched on the rising ed ge of the six th WE# pulse. Th e
internal Era se operation begin s after t he sixth W E# puls e.
The end of Erase can be deter mined using either Data #
Polling or Toggle Bit methods. See Figure 9 for timing
waveforms. Any commands written during the Sector-
Erase operation will be ignored.
Chip-Erase Operation
The SST39SF512/010 provide Chip-Erase operation,
which allows the user to erase the en tire memor y array to
the 1s state. This is useful when the entire device must be
quickly erased.
The Chip-Erase operation is initiated by executing a six-
byte Software Data Protection command sequence with
Chip-Erase command (10H) with address 5555H in the last
byte sequence. The Erase operation begins wi th the ri s ing
edge of the sixth WE# or CE#, whichever occurs first. Dur-
ing the Erase operation, the only valid read is Toggle Bit or
Data# Polling. See Table 4 for the command sequence,
Figure 10 for timing diagram, and Figure 18 for the flow-
chart. Any commands written during the Chip-Erase opera-
tion will be ignored.
Write Operation Status Detection
The SST39SF512/010 provide two software means to
detect the completion of a Write (Program or Erase) cycle,
in order to optimize the syste m Write cycle time. The soft-
ware detection includes two status bits: Data# Polling
(DQ
7
) and Toggle Bit (DQ
6
). The End-of-Write detection
mode is enabled after the r ising edge of WE#, which ini-
tiates the program or erase cycle.
The actual comple tion of the nonvolatile wr ite is as ynchr o-
nous with the system ; therefore, either a Data# Polling or
Tog gle Bit read may be simultaneous with th e completio n
of the Write cycle. If this occurs, the system may possibly
get an erroneous result, i.e., valid data may appear to con-
flict with either DQ
7
or DQ
6
. In order to prevent spurious
rejection, if an erroneous result occurs, the software routine
should include a loop to read the accessed location an
additional two (2) times. If bo th reads are valid, then the
device has completed the Write cycle, otherwise the rejec-
tion is valid.
Data# Polling (DQ
7
)
When the SST39S F512/010 are in the inter nal Program
operation, any attemp t to read DQ
7
will produce the com-
plement of the true da ta. Once the Program operation is
completed, D Q
7
will produce true data. The device is then
ready for the next operation. Dur ing inter nal Erase ope ra-
tion, any attempt to read DQ
7
will produce a 0. Once the
internal Erase operation is compl eted, DQ
7
will produce a
1. The Data# Polling is valid after the rising edge of fourth
WE# (or CE#) pulse for Program Operation. For sector or
Chip-Erase, the Data# Polling is valid after the r ising edge
of sixth WE# (or CE#) pulse. See Figure 7 for Data# Polling
timing diagram and Figure 16 for a flowchart.
Data Sheet
512 Kbit / 1 Mbit Multi-Purpose Flash
SST39SF512 / SST39SF010
3
©2001 Silicon Storage Technology, Inc. S71149-03-000 4/01 394
Toggle Bit (DQ
6
)
During the inter nal Program or Erase ope ration, any con-
secutive attempts to read DQ
6
will produce alter nating 0s
and 1s, i.e., toggling be tween 0 and 1. T he Toggle Bit will
begin with 1. When the internal Program or Erase opera-
tion is complete d, the to ggl in g will stop. The device is then
ready for the next operation. The Toggle Bit is valid after the
rising edge of fourth WE# (or CE#) pulse for Program oper-
ation. For Sector or Chip-Erase, the Toggle Bit is valid after
the rising edge of sixth WE# (or CE#) pulse. See Figure 8
for Toggle Bit timing diagram and Figure 16 for a flowchart.
Data Protection
The SST39SF512/010 provide both hardware and soft-
ware features to protect nonvolatile data from inadverten t
writes.
Hardware Data Protection
Noise/Glitch Protection: A WE# or CE# pulse of l ess th an 5
ns will not init iate a Writ e cycle .
V
DD
Power Up/Down Detection: The write operation is
inhibited when V
DD
is less than 2.5V.
Write Inhibit Mode:
Forcing OE# low, CE# high, or WE#
high will inhibit the W r it e operation. This prevents inadvert-
ent writes during p owe r-up o r pow er- down.
Software Data Protection (SDP)
The SST39SF512 /01 0 p rovi de th e J EDEC approved Soft-
ware Data Protection s che me for all da ta altera tion opera-
tions, i.e., Program and Erase. Any Program operation
requires the inclusio n of a series of three byte sequenc e.
The three byte-load seq uence is used to initi ate the Pro-
gram operation, providing optimal protection from inadvert-
ent write operations, e.g., d uring the system power-up or
power-down. Any Erase operation requires the inclusion of
six byte load sequence. The SST39SF512 device is
shipped with the Software Data Protection permanently
enabled. See Table 4 for the specific software command
codes. During SDP command sequence, invalid com-
mands will abort the device to read mode, within T
RC
.
Product Identification
The product identification mode identifies the device as the
SST39SF512 and SST39SF010 and manufacturer as
SST. This mode may be accessed by software operations.
Users may use the software product identification operation
to identify the par t (i.e., using the device ID) when using
multiple manufacturers in the same socket. For details, see
Table 3 for hardware operation or Table 4 f or software oper-
ation, Figure 11 for the software ID entr y and read timing
diagram and Figure 17 for the ID entry command
sequence flowchart.
Product Identification Mode Exit/Reset
In order to return to the standard Read mode, the Software
Product Identifica tion mode must be exited. Exi t is acco m-
plished by issuing the Software ID Exit command
sequence, which returns the device to the Read operation.
Please note that the s oftware reset command is ignored
during an internal Program or Erase operation. See T ab le 4
for software command codes, Figure 12 for timing wave-
form and Figure 17 for a flowchart.
TABLE 1: P
RODUCT IDENTIFICATION
Address Data
Manufacturers ID 0000H BFH
Device ID
SST39LF/VF512 0001H B4H
SST39LF/VF010 0001H B5H
T1.1 394
4
Data Sheet
512 Kbit / 1 Mbit Multi-Purpose Flash
SST39SF512 / SST39SF010
©2001 Silicon Storage Technology, Inc. S71149-03-000 4/01 394
FIGURE 1: PIN ASSIGNMENTS FOR 32-PIN PLCC
Y-Decoder
I/O Buffers and Data Latches
394 ILL B1.1
Address Buffers & Latches
X-Decoder
DQ
7
- DQ
0
Memory Address
OE#
CE#
WE#
SuperFlash
Memory
Control Logic
FUNCTIONAL BLOCK DIAGRAM
SST39SF512SST39SF010
SST39SF512 SST39SF010
SST39SF512SST39SF010
SST39SF512 SST39SF010
5
6
7
8
9
10
11
12
13
29
28
27
26
25
24
23
22
21
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
A14
A13
A8
A9
A11
OE#
A10
CE#
DQ7
A14
A13
A8
A9
A11
OE#
A10
CE#
DQ7
4 3 2 1 32 31 30
A12
A15
NC
NC
V
DD
WE#
NC
A12
A15
A16
NC
V
DD
WE#
NC
32-pin PLCC
T op Vie w
394 ILL F02b.4
14 15 16 17 18 19 20
DQ1
DQ2
V
SS
DQ3
DQ4
DQ5
DQ6
DQ1
DQ2
V
SS
DQ3
DQ4
DQ5
DQ6
Data Sheet
512 Kbit / 1 Mbit Multi-Purpose Flash
SST39SF512 / SST39SF010
5
©2001 Silicon Storage Technology, Inc. S71149-03-000 4/01 394
FIGURE 2: PIN ASSIGNMENTS FOR 32-PIN TSOP (8MM X 14MM)
FIGURE 3: P
IN ASSIGNMENTS FOR 32-PIN PDIP
A11
A9
A8
A13
A14
NC
WE#
V
DD
NC
NC
A15
A12
A7
A6
A5
A4
A11
A9
A8
A13
A14
NC
WE#
V
DD
NC
A16
A15
A12
A7
A6
A5
A4
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
OE#
A10
CE#
DQ7
DQ6
DQ5
DQ4
DQ3
V
SS
DQ2
DQ1
DQ0
A0
A1
A2
A3
OE#
A10
CE#
DQ7
DQ6
DQ5
DQ4
DQ3
V
SS
DQ2
DQ1
DQ0
A0
A1
A2
A3
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
394 ILL F01.2
Standard Pinout
T op Vie w
Die Up
SST39SF512SST39SF010
SST39SF512 SST39SF010
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32-pin
PDIP
T op Vie w
394 ILL F02a.3
NC
NC
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
V
SS
NC
A16
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
V
SS
SST39SF512SST39SF010 SST39SF512 SST39SF010
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
V
DD
WE#
NC
A14
A13
A8
A9
A11
OE#
A10
CE#
DQ7
DQ6
DQ5
DQ4
DQ3
V
DD
WE#
NC
A14
A13
A8
A9
A11
OE#
A10
CE#
DQ7
DQ6
DQ5
DQ4
DQ3
6
Data Sheet
512 Kbit / 1 Mbit Multi-Purpose Flash
SST39SF512 / SST39SF010
©2001 Silicon Storage Technology, Inc. S71149-03-000 4/01 394
TABLE 2: PIN DESCRIPTION
Symbol Pin Name Functions
A
MS
1
-A
0
Address Inputs To provide memory addresses.
During Sector-Erase A
MS
-A
12
address lines will select the sector.
DQ
7
-DQ
0
Data Input/output To output data during Read cycles and receive input data during Write cycles.
Data is internally latched during a Write cycle.
The outputs are in tri-state when OE# or CE# is high.
CE# Chip Enable To activate the device when CE# is low.
OE# Output Enable To gate the data output buffers.
WE# Write Enable To control the Write operations.
V
DD
Power Supply To provide 5.0V supply (±10%)
V
SS
Ground
NC No Connection Unconnected pins.
T2.3 394
1. A
MS
= Most significant address
A
MS
= A
15
for SST39SF512 and A
16
for SST39SF010
TABLE 3: OPERATION MODES SELECTION
Mode CE# OE# WE# DQ Address
Read V
IL
V
IL
V
IH
D
OUT
A
IN
Program V
IL
V
IH
V
IL
D
IN
A
IN
Erase V
IL
V
IH
V
IL
X
1
1. X can be V
IL
or V
IH
, but no other value.
Sector address,
XXH for Chip-Erase
Standby V
IH
X X High Z X
Write Inhibit X V
IL
X High Z/ D
OUT
X
XXV
IH
High Z/ D
OUT
X
Product Identification
Software Mode V
IL
V
IL
V
IH
See Table 4
T3.4 394
Data Sheet
512 Kbit / 1 Mbit Multi-Purpose Flash
SST39SF512 / SST39SF010
7
©2001 Silicon Storage Technology, Inc. S71149-03-000 4/01 394
TABLE 4: SOFTWARE COMMAND SEQUENCE
Command
Sequence
1st Bus
Write Cycle
2nd Bus
Write Cycle
3rd Bus
Write Cycle
4th Bus
Write Cycle
5th Bus
Write Cycle
6th Bus
Write Cycle
Addr
1
Data Addr
1
Data Addr
1
Data Addr
1
Data Addr
1
Data Addr
1
Data
Byte-Program 5555H AAH 2AAAH 55H 5555H A0H BA
2
Data
Sector-Erase 5555H AAH 2AAAH 55H 5555H 80H 5555H AAH 2AAAH 55H SA
X
3
30H
Chip-Erase 5555H AAH 2AAAH 55H 5555H 80H 5555H AAH 2AAAH 55H 5555H 10H
Software ID Entry
4,5
5555H AAH 2AAAH 55H 5555H 90H
Software ID Exit
6
XXH F0H
Software ID Exit
6
5555H AAH 2AAAH 55H 5555H F0H
T4.3 394
1. Address format A
14
-A
0
(Hex), Addres s A
15
can be V
IL
or V
IH
, but no other value, for the Command sequence for SST39SF512.
Addresses A
15
- A
16
can be V
IL
or V
IH
, but no other value, for the Command sequence for
SST39SF010.
2. BA = Program Byte address
3. SA
X
for Sector-Erase; uses A
MS
-A
12
address lines
A
MS
= Most significant address
A
MS
= A
15
for SST39SF512 and A
16
for SST39SF010
4. The device does not remain in Software Product ID Mode if powered down.
5. With A
MS
-A
1
=0; SST Manufacturers ID= BFH, is read with A
0
= 0,
SST39LF/VF512 Device ID = B4H, is read with A
0
= 1
SST39LF/VF010 Device ID = B5H, is read with A
0
= 1
6. Both Software ID Exit operations are equivalent
Absolute Maximum Stress Ratings (Applied conditions greater than those listed under Absolute Maximum
Stress Ratings may cause pe r manent dama ge to the device. This is a stres s rating only and funct ional operatio n
of the device at these conditions or conditions greater tha n those defined in the ope rational sections of this data
sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.)
Temperature Under Bias . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -55°C to +125°C
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -65°C to +150°C
D. C. Voltage on Any Pin to Ground Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-0.5V to V
DD
+ 0.5V
Transient Voltage (<20 ns) on Any Pin to Ground Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . .-1.0V to V
DD
+ 1.0V
Voltage on A
9
Pin to Ground Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to 14.0V
Package Power Dissipation Capability (Ta = 25°C) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.0W
Through Hold Lead Soldering Temperature (10 Seconds) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300°C
Surface Mount Lead Soldering Temperature (3 Seconds) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 240°C
Output Short Circ uit Curr ent
1
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 mA
1. Outputs shorted for no more than one second. No more than one output shorted at a time.
OPERATING RANGE
Range Ambient Temp V
DD
Commercial 0°C to +70°C5.0V±10%
Industrial -40°C to +85°C5.0V±10%
AC CONDITIONS OF TEST
Input Rise/Fall Time . . . . . . . . . . . . . . 10 ns
Output Load . . . . . . . . . . . . . . . . . . . . . C
L
= 30 pF for 70 ns
Output Load . . . . . . . . . . . . . . . . . . . . . C
L
= 100 pF for 90 ns
See Figures 13 and 14
Loading...
+ 15 hidden pages