MXIC MX27C8000AMC-10, MX27C8000AMC-12, MX27C8000AMC-15, MX27C8000AMC-90, MX27C8000AMI-10 Datasheet

...
0 (0)

ADVANCE INFORMATION

MX27C8000A

FEATURES

1M x 8 organization

Single +5V power supply

+12.5V programming voltage

Fast access time: 90/100/120/150 ns

Totally static operation

Completely TTL compatible

8M-BIT [1M x8] CMOS EPROM

Operating current: 60mA

Standby current: 100uA

Package type:

-32 pin plastic DIP

-32 pin PLCC

-32 pin SOP

-32 pin TSOP

GENERAL DESCRIPTION

The MX27C8000A is a 5V only, 8M-bit, ultraviolet Erasable Programmable Read Only Memory. It is organized as 1M words by 8 bits per word, operates from a single +5 volt supply, has a static standby mode, and features fast single address location programming. All programming signals are TTL levels, requiring a single pulse. For programming outside from the system, existing EPROM

programmers may be used. The MX27C8000A supports a intelligent fast programming algorithm which can result in programming time of less than two minutes.

This EPROM is packaged in industry standard 32 pin dual-in-line packages, 32 lead PLCC, 32 lead SOP and 32 lead TSOP packages.

PIN CONFIGURATIONS 32 PDIP/SOP

A19

1

 

A16

2

 

A15

3

 

A12

4

 

A7

5

MX27C8000A

A1

11

A6

6

 

A5

7

 

A4

8

 

A3

9

 

A2

10

 

A0

12

 

Q0

13

 

Q1

14

 

Q2

15

 

GND

16

 

32

VCC

31

A18

30

A17

29

A14

28

A13

27

A8

26

A9

25

A11

 

 

 

24

OE/VPP

23

A10

22

CE

 

21

Q7

20

Q6

19

Q5

18

Q4

17

Q3

32 PLCC

 

A12

A15

A16

A19

VCC

A18

A17

 

 

 

 

4

 

 

1

32

 

30

A14

A7

5

 

 

 

 

 

29

A6

 

 

 

 

 

 

 

A13

A5

 

 

 

 

 

 

 

A8

A4

 

 

 

 

 

 

 

A9

A3

9

MX27C8000A

25

A11

 

 

 

 

 

 

 

 

 

 

A2

 

 

 

 

 

 

 

OE/VPP

A1

 

 

 

 

 

 

 

A10

 

 

 

 

 

 

 

 

 

 

 

A0

 

 

 

 

 

 

 

CE

Q0

13

 

 

17

 

 

21

Q7

 

14

 

 

 

 

20

 

 

 

 

Q1

Q2

GND

Q3

Q4

Q5

Q6

 

 

 

32 TSOP

PIN DESCRIPTION

 

 

 

 

32

 

 

 

 

 

 

A11

 

1

 

 

OE/VPP

A9

 

2

 

31

 

A10

 

 

 

 

30

 

 

 

 

A8

 

3

 

 

CE

A13

 

4

 

29

 

Q7

A14

 

5

 

28

 

Q6

A17

 

6

 

27

 

Q5

A18

 

7

 

26

 

Q4

VCC

 

8

MX27C8000A

25

 

Q3

A19

 

9

24

 

GND

A16

 

10

 

23

 

Q2

A15

 

11

 

22

 

Q1

A12

 

12

 

21

 

Q0

 

 

 

A7

 

13

 

20

 

A0

 

 

 

A6

 

14

 

19

 

A1

 

 

 

A5

 

15

 

18

 

A2

 

 

 

A4

 

16

 

17

 

A3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SYMBOL

PIN NAME

A0~A19

Address Input

 

 

 

 

 

 

Q0~Q7

Data Input/Output

 

 

 

 

 

 

 

 

 

 

 

Chip Enable Input

CE

 

 

 

 

 

 

 

 

 

Output Enable Input/Program Supply

OE/VPP

 

 

 

 

 

Voltage

 

 

 

 

 

 

VCC

Power Supply Pin (+5V)

 

 

 

 

 

 

GND

Ground Pin

 

 

 

 

 

 

P/N: PM00764

REV. 1.2, JUL. 19, 2001

1

MX27C8000A

BLOCK DIAGRAM

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CE

 

 

CONTROL

 

 

OUTPUT

 

 

 

 

Q0~Q7

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

LOGIC

 

 

BUFFERS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OE/VPP

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

Y-DECODER

.

Y-SELECT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

 

 

 

.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A0~A19

 

 

 

 

.

 

 

 

.

 

 

 

 

 

 

 

 

 

.

 

 

 

.

8M BIT

 

 

 

 

 

 

ADDRESS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

 

 

 

.

 

 

 

 

 

 

 

 

 

 

 

X-DECODER

CELL

 

 

 

 

 

 

INPUTS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

.

 

 

 

 

 

 

 

 

 

MAXTRIX

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

 

 

 

.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

 

 

 

.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

VCC

GND

FUNCTIONAL DESCRIPTION

THE PROGRAMMING OF THE MX27C8000A

When the MX27C8000A is delivered, or it is erased, the chip has all 8M bits in the "ONE" or HIGH state. "ZEROs" are loaded into the MX27C8000A through the procedure of programming.

For programming, the data to be programmed is applied with 8 bits in parallel to the data pins.

Vcc must be applied simultaneously or before Vpp, and removed simultaneously or after Vpp. When programming an MXIC EPROM, a 0.1uF capacitor is required across Vpp and ground to suppress spurious voltage transients which may damage the device.

FAST PROGRAMMING

The device is set up in the fast programming mode when the programming voltage OE/VPP = 12.75V is applied, with VCC = 6.25 V (Algorithm is shown in Figure 1). The programming is achieved by applying a single TTL low level 50us pulse to the CE input after addresses and data line are stable. If the data is not verified, an additional pulse is applied for a maximum of 25 pulses. This process is repeated while sequencing through each address of the device. When the programming mode is completed, the data in all address is verified at VCC = 5V

±10%.

PROGRAM INHIBIT MODE

Programming of multiple MX27C8000As in parallel with different data is also easily accomplished by using the Program Inhibit Mode. Except for CE and OE, all like inputs of the parallel MX27C8000A may be common. A TTL low-level program pulse applied to an MX27C8000A CE input with OE/VPP = 12.5 ± 0.5 Vwill program that MX27C8000A. A high-level CE input inhibits the other MX27C8000As from being programmed.

PROGRAM VERIFY MODE

Verification should be performed on the programmed bits to determine that they were correctly programmed. The verification should be performed with OE /VPPand CE, at VIL, data should be verified tDV after the falling edge of CE.

AUTO IDENTIFY MODE

The auto identify mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and device type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C ±5°C ambient temperature range that is required when programming the MX27C8000A.

To activate this mode, the programming equipment must force 12.0 ±0.5 V on address line A9 of the device. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during auto identify mode.

Byte 0 ( A0 = VIL) represents the manufacturer code, and byte 1 (A0 = VIH), the device identifier code. For the MX27C8000A, these two identifier bytes are given in the Mode Select Table. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (Q7) defined as the parity bit.

READ MODE

The MX27C8000A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable (CE) is the power control and

P/N: PM00764

REV.1.2, JUL. 19, 2001

 

2

MX27C8000A

should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (tCE). Data is available at the outputs tOE after the falling edge of OE's, assuming that CE has been LOW and addresses have been stable for at least tACC - tOE.

STANDBY MODE

The MX27C8000A has a CMOS standby mode which reduces the maximum VCC current to 100 uA. It is placed in CMOS standby when CE is at VCC ±0.3 V. The MX27C8000A also has a TTL-standby mode which reduces the maximum VCC current to 1.5 mA. It is placed in TTL-standby when CE is at VIH. When in standby mode, the outputs are in a high-impedance state, independent of the OE input.

TWO-LINE OUTPUT CONTROL FUNCTION

To accommodate multiple memory connections, a twoline control function is provided to allow for:

1. Low memory power dissipation,

2. Assurance that output bus contention will not occur.

It is recommended that CE be decoded and used as the primary device-selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device.

SYSTEM CONSIDERATIONS

During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a 0.1 uF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between VCC and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7 uF bulk electrolytic capacitor should be used between VCC and GND for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array.

MODE SELECT TABLE

 

 

 

 

 

 

PINS

 

 

MODE

 

 

 

 

 

A0

A9

OUTPUTS

CE

 

OE/VPP

 

 

 

 

 

 

 

 

 

Read

VIL

VIL

X

X

DOUT

 

 

 

 

 

 

 

 

 

Output Disable

VIL

VIH

X

X

High Z

 

 

 

 

 

 

 

 

 

Standby (TTL)

VIH

X

X

X

High Z

 

 

 

 

 

 

 

 

 

Standby (CMOS)

VCC±0.3V

X

X

X

High Z

 

 

 

 

 

 

 

 

 

Program

VIL

VPP

X

X

DIN

 

 

 

 

 

 

 

 

 

Program Verify

VIL

VIL

X

X

DOUT

 

 

 

 

 

 

 

 

 

Program Inhibit

VIH

VPP

X

X

High Z

 

 

 

 

 

 

 

 

 

Manufacturer Code(3)

VIL

VIL

VIL

VH

C2H

 

 

 

 

 

 

 

 

 

Device Code(3)

VIL

VIL

VIH

VH

02H

 

 

 

 

 

 

 

 

 

NOTES:

1.VH = 12.0 V ± 0.5 V

2.X = Either VIH or VIL

3.A1 - A8 = A10 - A19 = VIL (For auto select)

4.See DC Programming Characteristics for VPP voltage during programming

P/N: PM00764

REV.1.2, JUL. 19, 2001

 

3

MXIC MX27C8000AMC-10, MX27C8000AMC-12, MX27C8000AMC-15, MX27C8000AMC-90, MX27C8000AMI-10 Datasheet

MX27C8000A

FIigure 1. FAST PROGRAMMING FLOW CHART

 

 

START

 

 

 

 

ADDRESS = FIRST LOCATION

 

 

 

 

VCC = 6.25V

 

 

 

 

OE/VPP = 12.75V

 

 

 

 

PROGRAM ONE 50 us PULSE

 

 

 

NO

LAST

 

 

INCREMENT ADDRESS

 

ADDRESS ?

 

 

 

 

 

 

 

 

YES

 

 

 

 

ADDRESS = FIRST LOCATION

 

 

INCREMENT ADDRESS

 

X = 0

 

 

 

 

 

 

NO

 

 

 

 

LAST

PASS

FAIL

 

INCREMENT X

ADDRESS ?

 

VERIFY BYTE

 

 

 

 

 

YES

 

 

 

 

 

 

 

NO

X = 25 ?

 

 

PROGRAM ONE 50us PULSE

 

 

 

 

 

 

 

VCC = 5.25V

 

YES

 

 

 

 

 

 

OE/VPP = VIL

 

 

 

 

COMPARE

FAIL

DEVICE FAILED

 

 

ALL BYTES

 

 

 

TO ORIGINAL

 

 

 

 

DATA

 

 

 

 

PASS

 

 

 

 

DEVICE PASSED

 

 

P/N: PM00764

REV.1.2, JUL. 19, 2001

 

4

MX27C8000A

SWITCHING TEST CIRCUITS

DEVICE

1.8K ohm

UNDER

+5V

 

TEST

 

CL

DIODES = IN3064

OR EQUIVALENT

6.2K ohm

CL = 100 pF including jig capacitance

SWITCHING TEST WAVEFORMS

2.0V

2.0V

AC driving levels

TEST POINTS

0.8V

0.8V

INPUT

OUTPUT

AC TESTING: AC driving levels are 2.4V/0.4V for commercial grade.

Input pulse rise and fall times are < 10ns.

P/N: PM00764

REV.1.2, JUL. 19, 2001

 

5

Loading...
+ 10 hidden pages