DDU8F
5-TAP, TTL-INTERFACED FIXED DELAY LINE (SERIES DDU8F)
data 3 ® delay
devices, inc.
FEATURES
∙Five equally spaced outputs
∙Fits standard 8-pin DIP socket
∙Low profile
∙Auto-insertable
∙Input & outputs fully TTL interfaced & buffered
∙10 T2L fan-out capability
PACKAGES
IN |
|
|
|
|
VCC |
IN |
1 |
14 |
VDD |
|
1 |
8 |
|
N/C |
2 |
13 |
N/C |
||
|
|
||||||||
T2 |
|
2 |
7 |
|
T1 |
N/C |
3 |
12 |
T1 |
|
|
||||||||
|
|
T2 |
4 |
11 |
N/C |
||||
T4 |
|
|
6 |
|
T3 |
||||
|
3 |
|
N/C |
5 |
10 |
T3 |
|||
GND |
|
4 |
5 |
|
T5 |
T4 |
6 |
9 |
N/C |
|
|
||||||||
|
|
GND |
7 |
8 |
T5 |
||||
|
|
|
|
|
|
||||
|
|
|
|
|
|
DDU8F-xx DIP
DDU8F-xxA1 Gull-Wing
DDU8F-xxB1 J-Lead
DDU8F-xxM Military DIP
FUNCTIONAL DESCRIPTION |
PIN DESCRIPTIONS |
|
The DDU8F-series device is a 5-tap digitally buffered delay line. The |
IN |
Signal Input |
signal input (IN) is reproduced at the outputs (T1-T5), shifted in time by an |
T1-T5 |
Tap Outputs |
amount determined by the device dash number (See Table). For dash |
VCC |
+5 Volts |
numbers less than 5025, the total delay of the line is measured from T1 to |
GND |
Ground |
T5. The nominal tap-to-tap delay increment is given by one-fourth of the |
|
|
total delay, and the inherent delay from IN to T1 is nominally 3.5ns. For dash numbers greater than or equal to 5025, the total delay of the line is measured from IN to T5. The nominal tap-to-tap delay increment is given by one-fifth of this number.
SERIES SPECIFICATIONS
∙Minimum input pulse width: 40% of total delay
∙Output rise time: 2ns typical
∙Supply voltage: 5VDC ± 5%
∙Supply current: ICCL = 32ma typical
ICCH = 7ma typical
∙Operating temperature: 0° to 70° C
∙Temp. coefficient of total delay: 100 PPM/°C
3.5ns
25%
25%
25%
25%
VCC IN |
T1 |
T2 |
T3 |
T4 |
T5 GND |
Functional diagram for dash numbers < 5025
20%
20%
20%
20%
20%
VCC IN |
T1 |
T2 |
T3 |
T4 |
T5 GND |
Functional diagram for dash numbers >= 5025
©1997 Data Delay Devices
DASH NUMBER SPECIFICATIONS
Part |
Total |
Delay Per |
|
Number |
Delay (ns) |
Tap (ns) |
|
DDU8F-5004 |
4 ± 1.0 * |
1.0 ± 0.5 |
|
DDU8F-5006 |
6 ± 1.0 * |
1.5 ± 0.5 |
|
DDU8F-5008 |
8 ± 2.0 * |
2.0 ± 1.0 |
|
DDU8F-5010 |
10 ± 2.0 * |
2.5 ± 1.0 |
|
DDU8F-5012 |
12 ± 2.0 * |
3.0 ± 1.0 |
|
DDU8F-5016 |
16 ± 2.0 * |
4.0 ± 1.5 |
|
DDU8F-5020 |
20 ± 3.0 * |
5.0 ± 2.0 |
|
DDU8F-5025 |
25 |
± 3.0 |
5.0 ± 2.0 |
DDU8F-5030 |
30 |
± 3.0 |
6.0 ± 2.0 |
DDU8F-5035 |
35 |
± 3.0 |
7.0 ± 2.0 |
DDU8F-5040 |
40 |
± 3.0 |
8.0 ± 2.0 |
DDU8F-5045 |
45 |
± 3.0 |
9.0 ± 3.0 |
DDU8F-5050 |
50 |
± 3.0 |
10.0 ± 3.0 |
DDU8F-5060 |
60 |
± 3.0 |
12.0 ± 3.0 |
DDU8F-5075 |
75 |
± 4.0 |
15.0 ± 3.0 |
DDU8F-5100 |
100 ± 5.0 |
20.0 ± 3.0 |
|
DDU8F-5125 |
125 ± 6.5 |
25.0 ± 3.0 |
|
DDU8F-5150 |
150 ± 7.5 |
30.0 ± 3.0 |
|
DDU8F-5175 |
175 ± 8.0 |
35.0 ± 4.0 |
|
DDU8F-5200 |
200 |
± 10.0 |
40.0 ± 4.0 |
DDU8F-5250 |
250 |
± 12.5 |
50.0 ± 5.0 |
*Total delay is referenced to first tap output Input to first tap = 3.5ns ± 1ns
NOTE: Any dash number between 5004 and 5250 not shown is also available.
Doc #97012 |
DATA DELAY DEVICES, INC. |
1 |
1/28/97 |
3 Mt. Prospect Ave. Clifton, NJ 07013 |
DDU8F
APPLICATION NOTES
HIGH FREQUENCY RESPONSE
The DDU8F tolerances are guaranteed for input pulse widths and periods greater than those specified in the test conditions. Although the device will function properly for pulse widths as small as 40% of the total delay and periods as small as 80% of the total delay (for a symmetric input), the delays may deviate from their values at low frequency. However, for a given input condition, the deviation will be repeatable from pulse to pulse. Contact technical support at Data
Delay Devices if your application requires device testing at a specific input condition.
POWER SUPPLY BYPASSING
The DDU8F relies on a stable power supply to produce repeatable delays within the stated tolerances. A 0.1uf capacitor from VCC to GND, located as close as possible to the VCC pin, is recommended. A wide VCC trace and a clean ground plane should be used.
DEVICE SPECIFICATIONS
TABLE 1: ABSOLUTE MAXIMUM RATINGS
PARAMETER |
SYMBOL |
MIN |
MAX |
UNITS |
NOTES |
DC Supply Voltage |
VCC |
-0.3 |
7.0 |
V |
|
Input Pin Voltage |
VIN |
-0.3 |
VDD+0.3 |
V |
|
Storage Temperature |
TSTRG |
-55 |
150 |
C |
|
Lead Temperature |
TLEAD |
|
300 |
C |
10 sec |
TABLE 2: DC ELECTRICAL CHARACTERISTICS
(0C to 70C, 4.75V to 5.25V)
PARAMETER |
SYMBOL |
MIN |
TYP |
MAX |
UNITS |
NOTES |
High Level Output Voltage |
VOH |
2.5 |
3.4 |
|
V |
VCC = MIN, IOH = MAX |
|
|
|
|
|
|
VIH = MIN, VIL = MAX |
Low Level Output Voltage |
VOL |
|
0.35 |
0.5 |
V |
VCC = MIN, IOL = MAX |
|
|
|
|
|
|
VIH = MIN, VIL = MAX |
High Level Output Current |
IOH |
|
|
-1.0 |
mA |
|
Low Level Output Current |
IOL |
|
|
20.0 |
mA |
|
High Level Input Voltage |
VIH |
2.0 |
|
|
V |
|
Low Level Input Voltage |
VIL |
|
|
0.8 |
V |
|
Input Clamp Voltage |
VIK |
|
|
-1.2 |
V |
VCC = MIN, II = IIK |
Input Current at Maximum |
IIHH |
|
|
0.1 |
mA |
VCC = MAX, VI = 7.0V |
Input Voltage |
|
|
|
|
|
|
High Level Input Current |
IIH |
|
|
20 |
μA |
VCC = MAX, VI = 2.7V |
Low Level Input Current |
IIL |
|
|
-0.6 |
mA |
VCC = MAX, VI = 0.5V |
Short-circuit Output Current |
IOS |
-60 |
|
-150 |
mA |
VCC = MAX |
Output High Fan-out |
|
|
|
25 |
Unit |
|
Output Low Fan-out |
|
|
|
12.5 |
Load |
|
Doc #97012 |
DATA DELAY DEVICES, INC. |
2 |
1/28/97 |
Tel: 973-773-2299 Fax: 973-773-9672 http://www.datadelay.com |